![ARTERY AT32F435 Series Reference Manual Download Page 691](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592691.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 691
Rev 2.03
Bit 10
HDTF6
0x0
ro
Stream6 half data transfer complete interrupt flag
Bit 9
DTERRF6
0x0
ro
Stream6 transfer error interrupt flag
Bit 8
DMERRF6
0x0
ro
Stream6 direct mode error interrupt flag
Bit 7
Reserved
0x0
ro
Kept at its default value.
Bit 6
FERRF6
0x0
ro
Stream6 fifo error interrupt flag
Bit 5
FDTF5
0x0
ro
Stream5 full data transfer complete interrupt flag
Bit 4
HDTF5
0x0
ro
Stream5 half data transfer complete interrupt flag
Bit 3
DTERRF5
0x0
ro
Stream5 transfer error interrupt flag
Bit 2
DMERRF5
0x0
ro
Stream5 direct mode error interrupt flag
Bit 1
Reserved
0x0
ro
Kept at its default value.
Bit 0
FERRF5
0x0
ro
Stream5 fifo error interrupt flag
29.5.3 DMA flag clear register 1 (DMA_CLR1)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31
: 28 Reserved
0x0
resd
Kept at its default value.
Bit 27
FDTFC4
0x0
w
Stream4 clear transfer complete interrupt flag
Bit 26
HDTFC4
0x0
w
Stream4 clear half transfer complete interrupt flag
Bit 25
DTERRFC4
0x0
w
Stream4 clear error interrupt flag
Bit 24
DMERRFC4
0x0
w
Steam4 clear direct mode error interrupt flag
Bit 23
Reserved
0x0
resd
Kept at its default value.
Bit 22
FERRFC4
0x0
w
Stream4 clear fifo error interrupt flag
Bit 21
FDTFC3
0x0
w
Stream3 clear transfer complete interrupt flag
Bit 20
HDTFC3
0x0
w
Stream3 clear half transfer complete interrupt flag
Bit 19
DTERRFC3
0x0
w
Stream3 clear error interrupt flag
Bit 18
DMERRFC3
0x0
w
Steam3 clear direct mode error interrupt flag
Bit 17
Reserved
0x0
resd
Kept at its default value.
Bit 16
FERRFC3
0x0
w
Stream3 clear fifo error interrupt flag
Bit 15
: 12 FDTFC2
0x0
w
Stream2 clear transfer complete interrupt flag
Bit 11
HDTFC2
0x0
w
Stream2 clear half transfer complete interrupt flag
Bit 10
DTERRFC2
0x0
w
Stream2 clear error interrupt flag
Bit 9
DMERRFC2
0x0
w
Steam2 clear direct mode error interrupt flag
Bit 8
Reserved
0x0
resd
Kept at its default value.