![ARTERY AT32F435 Series Reference Manual Download Page 112](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592112.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 112
Rev 2.03
1: Interrupt is enabled.
Bit 9,8
Reserved
0x0
resd
Kept at its default value
Bit 7
OPLK
0x1
rw
Operation lock
This bit is set by default, indicating that Flash memory is
protected against operations. This bit is cleared by
hardware after unlock, indicating that erase/program
operation to Flash memory is allowed. Writing “1” can re-
lock Flash memory operations.
Bit 6
ERSTR
0x0
rw
Erase start
An erase operation is triggered when this bit is set. This bit
is cleared by hardware after the completion of the erase
operation.
Bit 5,4
Reserved
0x0
resd
Kept its default value
Bit 3
BLKERS
0x0
rw
Block erase
It indicates block erase operation.
Bit 2
BANKERS
0x0
rw
Bank erase
It indicates bank erase operation.
Bit 1
SECERS
0x0
rw
Sector erase
It indicates sector erase operation.
Bit 0
FPRGM
0x0
rw
Flash program
It indicates Flash program operation.
5.6.13 Flash address register2 (FLASH_ADDR2)
Only used in Flash memory bank 2.
Bit
Register
Reset value
Type
Description
Bit 31: 0
FA
0x0000 0000 wo
Flash address
Select the address of the blocks/sectors to be erased.
5.6.14 Flash continue read register (FLASH_CONTR)
Bit
Register
Reset value
Type
Description
Bit 31: 0
FCONTR_EN
0x0
rw
Flash continue read enable
0: Flash continue read mode disabled
1: Flash continue read mode enabled
Setting this bit will enable the CPU to read Flash at a faster
speed, but will also increase power consumption of Flash
at the same time.
Bit 30: 0 Reserved
0x0000 0080 resd
Kept at its default value.
5.6.15 Flash divider register (FLASH_DIVR)
Bit
Register
Reset value
Type
Description
Bit 31: 6
Reserved
0x0000000
resd
Kept at its default value.
Bit 5: 4
FDIV_STS
0x2
ro
Flash divider status
This field indicates the division relationship between the
current Flash interface and HCLK.
0: HCLK/2
1: HCLK/3
Others: HCLK/4
Bit 3: 2
Reserved
0x0
resd
Kept at its default value.
Bit 1: 0
FDIV
0x2
rw
Flash divider
This field is used to configure the division relationship
between the Flash interface and HCLK.
0: HCLK/2
1: HCLK/3
Others: HCLK/4