![ARTERY AT32F435 Series Reference Manual Download Page 512](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592512.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 512
Rev 2.03
Bit 14
RWTD: Read-write timing different
0x0
Bit 13
NWSEN: NWAIT in synchronous
transfer enable
0x0
Bit 12
WEN: Write enable
Configure according to needs.
Bit 11
NWTCFG: NWAIT timing configuration 0x0
Bit 10
WRAPEN: Wrapped enable
0x0
Bit 9
NWPOL: NWAIT polarity
Configure according to memory specifications.
Bit 8
SYNCBEN: Synchronous burst enable 0x0
Bit 7
Reserved
0x1
Bit 6
NOREN: NOR
Flash access enable
0x1
Bit 5: 4
EXTMDBW: External memory data
bus width
Configure according to memory specifications.
Bit 3: 2
DEV: Memory device type
0x2 (NOR Flash)
Bit 1
ADMUXEN: Address/data multiplexing
enable
0x0
Bit 0
EN: Memory bank enable
0x1
Table 24-15
Mode 2
— SRAM/NOR Flash chip select timing register
Bit
Description
Configuration
Bit 31: 30
Reserved
0x0
Bit 29: 28
ASYNCM: Asynchronous mode
0x0
Bit 27: 24
DTLAT: Data latency
0x0
Bit 23: 20
CLKPSC: Clock prescale
0x0
Bit 19: 16
BUSLAT: Bus latency
Indicates the time the XMC_NE[x] from the rising edge to
the falling edge. Configure according to needs and
memory specifications
Bit 15: 8
DTST: Data setup time
Refer to
. Configure according
to needs and memory specifications.
Bit 7: 4
ADDRHT: Address-hold time
0x0
Bit 3: 0
ADDRST: Address setup time
Refer to
Configure according
to needs and memory specifications.
Figure 24-5 NOR/PSRAM m ode 2 read access
XMC_NE[x]
XMC_NOE
XMC_NWE
XMC_D[15
:
0]
Data from external
memory
1
HCLK
DTST+1
HCLK
High
2
HCLK
XMC capture
data
Memory address
High-Z
XMC_NADV
Don
t care
Address signals
Data signals
Chip select
signal
XMC_LB
XMC_UB
XMC_A[25
:
0]