![ARTERY AT32F435 Series Reference Manual Download Page 144](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592144.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 144
Rev 2.03
7.2.7
SCFG ultra high sourcing/sinking strength
(SCFG_UHDRV)
Bit
Register
Reset value
Type
Description
Bit 31: 11 Reserved
0x0000 00
resd
Kept at its default value
Bit 10
PF15_UH
0x0
rw
PF15 Ultra high sourcing/sinking strength
This bit is written by software to control the PF15 PAD
sourcing/sinking strength.
0: Not active
1:Corresponding GPIO is switched to ultra-high
sourcing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid.
Bit 9
PF14_UH
0x0
rw
PF14 Ultra high sourcing/sinking strength
This bit is written by software to control the PF14 PAD
sourcing/sinking strength.
0: Not active
1: Corresponding GPIO is switched to ultra-high
sourcing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid.
Bit 8
PD15_UH
0x0
rw
PD15 Ultra high sourcing/sinking strength
This bit is written by software to control the PD15 PAD
sourcing/sinking strength.
0: Not active
1: Corresponding GPIO is switched to ultra-high
sourcing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid.
Bit 7
PD14_UH
0x0
rw
PD14 Ultra high sourcing/sinking strength
This bit is written by software to control the PD14 PAD
sourcing/sinking strength.
0: Not active
1: Corresponding GPIO is switched to ultra-high
sourcing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid.
Bit 6
PD13_UH
0x0
rw
PD13 Ultra high sourcing/sinking strength
This bit is written by software to control the PD13 PAD
sourcing/sinking strength.
0: Not active
1: Corresponding GPIO is switched to ultra-high
sourcing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid.
Bit 5
PD12_UH
0x0
rw
PD12 Ultra high sourcing/sinking strength
This bit is written by software to control the PD12 PAD
sourcing/sinking strength.
0: Not active
1: Corresponding GPIO is switched to ultra-high
sourcing/sinking strength
When this bit is set, the control bits of
GPIOx_OTYPER&GPIOx_HDRV become invalid.
Bit 4: 3
Reserved
0x0
rw
Kept at its default value
Bit 2
PB10_UH
0x0
rw
PB10 Ultra high sourcing/sinking strength
This bit is written by software to control the PB10 PAD
sourcing/sinking strength.
0: Not active
1: Corresponding GPIO is switched to ultra-high
sourcing/sinking strength