![ARTERY AT32F435 Series Reference Manual Download Page 77](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592077.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 77
Rev 2.03
4.3.4
Clock interrupt register (CRM_CLKINT)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 24
Reserved
0x00
resd
Kept at its default value.
Bit 23
CFDFC
0x0
wo
Clock failure detection flag clear
Writing 1 by software to clear CFDF.
0: No effect
1: Clear
Bit 22: 21
Reserved
0x0
resd
Kept at its default value.
Bit 20
PLLSTBLFC
0x0
wo
PLL stable flag clear
Writing 1 by software to clear PLLSTBLF.
0: No effect
1: Clear
Bit 19
HEXTSTBLFC
0x0
wo
HEXT stable flag clear
Writing 1 by software to clear HEXTSTBLF.
0: No effect
1: Clear
Bit 18
HICKSTBLFC
0x0
wo
HICK stable flag clear
Writing 1 by software to clear HICKSTBLF.
0: No effect
1: Clear
Bit 17
LEXTSTBLFC
0x0
wo
LEXT stable flag clear
Writing 1 by software to clear LEXTSTBLF.
0: No effect
1: Clear
Bit 16
LICKSTBLFC
0x0
wo
LICK stable flag clear
Writing 1 by software to clear LICKSTBLF.
0: No effect
1: Clear
Bit 15: 13
Reserved
0x0
resd
Kept at its default value.
Bit 12
PLLSTBLIEN
0x0
rw
PLL stable interrupt enable
0: Disabled
1: Enabled
Bit 11
HEXTSTBLIEN
0x0
rw
HEXT stable interrupt enable
0: Disabled
1: Enabled
Bit 10
HICKSTBLIEN
0x0
rw
HICK stable interrupt enable
0: Disabled
1: Enabled
Bit 9
LEXTSTBLIEN
0x0
rw
LEXT stable interrupt enable
0: Disabled
1: Enabled
Bit 8
LICKSTBLIEN
0x0
rw
LICK stable interrupt enable
0: Disabled
1: Enabled
Bit 7
CFDF
0x0
ro
Clock Failure Detection flag
This bit is set by hardware when the HEXT
clock failure occurs.
0: No clock failure
1: Clock failure
Bit 6: 5
Reserved
0x0
resd
Keep at its default value.