![ARTERY AT32F435 Series Reference Manual Download Page 574](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592574.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 574
Rev 2.03
RxBUF empty interrupt.
0: Disabled
1: Enabled
Bit 18
TXBUFEIEN
0x0
rw
TxBUF empty interrupt enable
This bit is set or cleared by software to enable/disable the
TxBUF empty interrupt.
0: Disabled
1: Enabled
Bit 17
RXBUFFIEN
0x0
rw
RxBUF full interrupt enable
This bit is set or cleared by software to enable/disable the
RxBUF full interrupt.
0: Disabled
1: Enabled
Bit 16
TXBUFFIEN
0x0
rw
TxBUF full interrupt enable
This bit is set or cleared by software to enable/disable the
TxBUF full interrupt.
0: Disabled
1: Enabled
Bit 15
RXBUFHIEN
0x0
rw
RxBUF half full interrupt enable
This bit is set or cleared by software to enable/disable the
RxBUF half full interrupt.
0: Disabled
1: Enabled
Bit 14
TXBUFHIEN
0x0
rw
TxBUF half empty interrupt enable
This bit is set or cleared by software to enable/disable the
TxBUF half empty interrupt.
0: Disabled
1: Enabled
Bit 13
DORXIEN
0x0
rw
Data receive acting interrupt enable
This bit is set or cleared by software to enable/disable the
Data receive acting interrupt.
0: Disabled
1: Enabled
Bit 12
DOTXIEN
0x0
rw
Data transmit acting interrupt enable
This bit is set or cleared by software to enable/disable the
Data transmit acting interrupt.
0: Disabled
1: Enabled
Bit 11
DOCMDIEN
0x0
rw
Command acting interrupt enable
This bit is set or cleared by software to enable/disable the
Command acting interrupt.
0: Disabled
1: Enabled
Bit 10
DTBLKCMPLIEN
0x0
rw
Data block end interrupt enable
This bit is set or cleared by software to enable/disable the
Data block end interrupt.
0: Disabled
1: Enabled
Bit 9
SBITERRIEN
0x0
rw
Start bit error interrupt enable
This bit is set or cleared by software to enable/disable the
Start bit error interrupt.
0: Disabled
1: Enabled
Bit 8
DTCMPLIEN
0x0
rw
Data end interrupt enable
This bit is set or cleared by software to enable/disable the
Data end interrupt.
0: Disabled
1: Enabled
Bit 7
CMDCMPLIEN
0x0
rw
Command sent interrupt enable
This bit is set or cleared by software to enable/disable the
Command sent interrupt.
0: Disabled
1: Enabled
Bit 6
CMDRSPCMPLIEN
0x0
rw
Command response received interrupt enable