![ARTERY AT32F435 Series Reference Manual Download Page 161](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592161.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 161
Rev 2.03
Bit 0
GFC1
0x0
rw1c
Channel 1 global interrupt flag clear
0: No effect
1: Clear the DTERRF1, HDTF1, FDTF1 and GF1 in the
DMA_STS register
9.5.3
DMA channel-x configuration register (DMA_CxCTRL) (x
= 1
…
7)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 15 Reserved
0x00000
resd
Kept at its default value.
Bit 14
M2M
0x0
rw
Memory to memory mode
0: Disabled
1: Enabled.
Bit 13: 12 CHPL
0x0
rw
Channel priority level
00: Low
01: Medium
10: High
11: Very high
Bit 11: 10 MWIDTH
0x0
rw
Memory data bit width
00: 8 bits
01: 16 bits
10: 32 bits
11: Reserved
Bit 9: 8
PWIDTH
0x0
rw
Peripheral data bit width
00: 8 bits
01: 16 bits
10: 32 bits
1: Reserved
Bit 7
MINCM
0x0
rw
Memory address increment mode
0: Disabled
1: Enabled.
Bit 6
PINCM
0x0
rw
Peripheral address increment mode
0: Disabled
1: Enabled.
Bit 5
LM
0x0
rw
Circular mode
0: Disabled
1: Enabled.
Bit 4
DTD
0x0
rw
Data transfer direction
0: Read from peripherals
1: Read from memory
Bit 3
DTERRIEN
0x0
rw
Data transfer error interrupt enable
0: Disabled
1: Enabled.
Bit 2
HDTIEN
0x0
rw
Half-transfer interrupt enable
0: Disabled
1: Enabled.
Bit 1
FDTIEN
0x0
rw
Transfer complete interrupt enable
0: Disabled
1: Enabled.
Bit 0
CHEN
0x0
rw
Channel enable
0: Disabled
1: Enabled.