![ARTERY AT32F435 Series Reference Manual Download Page 694](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592694.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 694
Rev 2.03
Bit 15
PINCOS
00x
rw
Peripheral increase offset
0: Peripheral increase offset disabled
1: Peripheral increase offset enabled
If PINCOS bit is enabled, the offset size of the peripheral
address calculation is fixed to 32-bit alignment. This bit
has no meaning if PINCM=0.
This bit is forced low by hardware when the direction mode
is selected or if PBURST is different from 00.
This bit can be written only when SEN=0.
Bit 14
: 13 MWIDTH
0x0
rw
Memory data width
This field defines the HSIZE (AHB bus signal) in the
memory controller.
00: Byte (8-bit)
01: Half-word (16-bit)
10: Word (32-bit)
11: Reserved
In direct mode, this field is forced by hardware to be same
value as PWIDTH when SEN=1.
This field can be written only when SEN=0.
Bit 12
: 11 PWIDTH
00x
rw
peripheral data width
This field defines the HSIZE (AHB bus signal) in the
peripheral controller.
00: Byte (8-bit)
01: Half-word (16-bit)
10: Word (32-bit)
11: Reserved
This field can be written only when SEN=0.
Bit 10
MINCM
0x0
rw
Memory increment mode
0: Memory address pointer is fixed
1: Memory address pointer is incremented
This bit can be written only when SEN=0.
Bit 9
PINCM
0x0
rw
peripheral increment mode
0: Peripheral address pointer is fixed
1: Peripheral address pointer is incremented
This bit can be written only when SEN=0.
Bit 8
LM
0x0
rw
Loop mode
0: Loop mode is disabled
1: Loop mode is enabled
This bit is forced flow by hardware if PFCTRL=1, as soon
as SEN=1.
This bit is forced high by hardware if DMM=1, as soon as
SEN=1.
Bit 7
: 6
DTD
0x0
rw
data transfer direction
00: Peripheral to memory (P2M)
01: Memory to peripheral (M2P)
10: Memory to memory (M2M)
11: Reserved
This bit can be written only when SEN=0.
Bit 5
PFCTRL
0x0
rw
Peripheral flow controller
0: DMA is the flow controller
1: The peripheral is the flow controller
This bit is forced low by hardware if DTD=10 (M2M).
This bit can be written only when SEN=0.
Bit 4
FDTIEN
0x0
rw
Full data transfer interrupt enable
0: TC interrupt disabled
1: TC interrupt enabled
Bit 3
HDTIEN
0x0
rw
Half data transfer interrupt enable
0: HT interrupt disabled
1: HT interrupt enabled