![ARTERY AT32F435 Series Reference Manual Download Page 19](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592019.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 19
Rev 2.03
Receive FIFO mailbo x identifier register (CAN_RFIx) (x=0..1) .. 417
Receive FIFO mailbox data length and time stamp register
(CAN_RFCx) (x=0..1) ......................................................................... 417
Receive FIFO mailbox data low register (CAN_RFDTLx) (x=0..1) 418
Receive FIFO mailbox data high register (CAN_RFDTHx) (x=0..1) 418
CAN filter registers ..................................................................... 418
CAN filter control register (CAN_FCTRL) ................................ 418
CAN filter mode configuration register (CAN_FMCFG) ............. 418
CAN filter bit width configuration register (CAN_ FBW CFG) ...... 418
CAN filter FIFO association register (CAN_ FRF) .................... 419
CAN filter activation control register (CAN_ FACFG) ................ 419
CAN filter bank i filter bit register (CAN_ FiFBx) (i=0..13; x=1..2) 419
Universal serial bus full-seed device interface (OTGFS) ............. 420
USBFS structure ........................................................................ 420
OTGFS functional description ..................................................... 420
OTGFS clock and pin configuration ............................................. 421
OTGFS clock configuration ......................................................... 421
OTGFS pin configuration ............................................................ 421
OTGFS interrupts ...................................................................... 422
OTGFS functional description ..................................................... 422
OTGFS initialization ................................................................... 422
OTGFS FIFO configuration ......................................................... 423
Device mode ........................................................................ 423
Host mode ............................................................................ 424
Refresh controller transmit FIFO ............................................ 425
OTGFS host mode ...................................................................... 425
Host initialization .................................................................. 425
OTGFS channel initialization .................................................. 426
Halting a channel .................................................................. 426
Queue depth ......................................................................... 427
Special cases ....................................................................... 428
Host HFIR feature ................................................................. 428
Initialize bulk and control IN transfers ..................................... 430
Initialize bulk and control OUT/SETUP transfers ...................... 432
Initialize interrupt IN transfers ................................................ 434
Initialize interrupt OUT transfers ........................................ 436