AT32F435/437
Series Reference Manual
2022.11.11
Page 658
Rev 2.03
Bit 2
ESEIC
0x0
wo
Embedded synchronization error interrupt clear
Writing 1 to this bit clears the ESEES bit in the DVP_ESTS
register, and clears the ESEIS bit in the DVP_ISTS
register.
Bit 1
OVRIC
0x0
wo
Output data FIFO overrun interrupt clear
Writing 1 to this bit clears the OVRES bit in the DVP_ESTS
register, and clears the OVRIS bit in the DVP_ISTS
register.
Bit 0
CFDIC
0x0
wo
Capture frame done interrupt clear
Writing 1 to this bit clears the CFDES bit in the DVP_ESTS
register, and clears the CFDIS bit in the DVP_ISTS
register.
27.8.7 DVP embedded synchronization code register (DVP_SCR)
Bit
Register
Reset value
Type
Description
Bit 31: 24 FMEC
0x00
rw
Frame end synchronization 4th code
Frame end delimiter code consists of four consecutive
data:
All 1, all 0, all 0, FE4
Frame end delimiter 4
th
code (FE4) is composed of FMEC.
In embedded synchronization mode, if the FMEC is
programmed to 0xFF, the decoder performs embedded
synchronization for any frame end delimiter.
All the undefined bytes other than FMSC, LNSC and
LNEC are interpreted as frame end delimiter 4
th
code FE4
Bit 23: 16 LNEC
0x00
rw
Line end synchronization 4th code
The code consists of 4 consecutive data:
All 1, all 0, all 0 and LE4
Line end delimiter 4
th
data (LE4) is composed of LNEC.
Bit 15: 8
LNSC
0x00
rw
Line start synchronization 4th code
The code consists of 4 consecutive data:
All 1, all 0, all 0 and LS4
Line start delimiter 4
th
data (LS4) is composed of LNSC.
Bit 7: 0
FMSC
0x00
rw
Frame start synchronization 4th code
In embedded synchronization mode, if the FMSC and
FMSU both are programmed to 0xFF, the decoder
performs embedded synchronization for non-frame-start
synchronization code.
The first occurrence of line start synchronization code after
a Frame end code will be interpreted as a start of frame
synchronization code.
27.8.8 DVP embedded synchronization unmask register
(DVP_SUR)
Bit
Register
Reset value
Type
Description
Bit 31: 24 FMEU
0x00
rw
Frame end synchronization code unmask
This field specifies the mask to be applied to the code of
the frame end synchronization.
PDL=0, set bit N =0 in the FMEU, the bit N is masked
PDL=1, set bit N =0 in the FMEU, the bit N+2 is masked
PDL=2, set bit N =0 in the FMEU, the bit N+4 is masked
PDL=2, set bit N =0 in the FMEU, the bit N+6 is masked
Bit 23: 16 LNEU
0x00
rw
Line end synchronization code unmask
This field specifies the mask to be applied to the code of
the line end synchronization.
PDL=0, set bit N =0 in the LNEU, the bit N is masked
PDL=1, set bit N =0 in the LNEU, the bit N+2 is masked
PDL=2, set bit N =0 in the LNEU, the bit N+4 is masked
PDL=2, set bit N =0 in the LNEU, the bit N+6 is masked
Bit 15: 8
LNSU
0x00
rw
Line start synchronization code unmask
This field specifies the mask to be applied to the code of
the line end synchronization.