![ARTERY AT32F435 Series Reference Manual Download Page 86](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592086.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 86
Rev 2.03
Bit 13
SPI4EN
0x0
rw
SPI4 clock enable
0: Disabled
1: Enabled
Bit 12
SPI1EN
0x0
rw
SPI1 clock enable
0: Disabled
1: Enabled
Bit 11
Reserved
0x0
resd
Kept at its default value.
Bit 10
ADC3EN
0x0
rw
ADC3 interface clock enable
0: Disabled
1: Enabled
Bit 9
ADC2EN
0x0
rw
ADC2 interface clock enable
0: Disabled
1: Enabled
Bit 8
ADC1EN
0x0
rw
ADC1 interface clock enable
0: Disabled
1: Enabled
Bit 7: 6
Reserved
0x0
rw
Kept at its default value.
Bit 5
USART6EN
0x0
rw
USART6 clock enable
0: Disabled
1: Enabled
Bit 4
USART1EN
0x0
rw
USART1 clock enable
0: Disabled
1: Enabled
Bit 3: 2
Reserved
0x0
resd
Kept at its default value.
Bit 1
TMR8EN
0x0
rw
Timer8 clock enable
0: Disabled
1: Enabled
Bit 0
TMR1EN
0x0
rw
Timer1 clock enable
0: Disabled
1: Enabled
4.3.15 APB peripheral clock enable in low power mode register1
(CRM_AHBLPEN1)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 30 Reserved
0x0
resd
Kept at its default value.
Bit 29
OTGFS2LPEN
0x1
rw
OTGFS2 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 28
EMACPTPLPEN
0x1
rw
EMAC PTP clock enable in sleep mode
0: Disabled
1: Enabled
Bit 27
EMACRXLPEN
0x1
rw
EMAC RX clock enable in sleep mode
0: Disabled
1: Enabled
Note: In RMII mode, if this clock is enabled, then the MAC
RMII clock is enabled as well.
Bit 26
EMACTXLPEN
0x1
rw
EMAC TX clock enable in sleep mode
Set and cleared by software.
0: Disabled
1: Enabled
Note: In RMII mode, if this clock is enabled, then the MAC
RMII clock is enabled as well.
Bit25
EMACLPEN
0x1
rw
EMAC clock enable during sleep mode
0: Disabled
1: Enabled