![ARTERY AT32F435 Series Reference Manual Download Page 329](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592329.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 329
Rev 2.03
14.4.4.15
TMR1, TMR8 and TMR20 channel 2 data register
(TMRx_C2DT)
Bit
Register
Reset value
Type
Description
Bit 15: 0
C2DT
0x0000
rw
Channel 2 data register
When the channel 2 is configured as input mode:
The C2DT is the CVAL value stored by the last channel
2 input event (C1IN)
When the channel 2 is configured as output mode:
C2DT is the value to be compared with the CVAL value.
Whether the written value takes effective immediately
depends on the C2OBEN bit, and the corresponding
output is generated on C2OUT as configured.
14.4.4.16
TMR1, TMR8 and TMR20 channel 3 data register
(TMRx_C3DT)
Bit
Register
Reset value
Type
Description
Bit 15: 0
C3DT
0x0000
rw
Channel 3 data register
When the channel 3 is configured as input mode:
The C3DT is the CVAL value stored by the last channel
3 input event (C1IN)
When the channel 3 is configured as output mode:
C3DT is the value to be compared with the CVAL value.
Whether the written value takes effective immediately
depends on the C3OBEN bit, and the corresponding
output is generated on C3OUT as configured.
14.4.4.17
TMR1, TMR8 and TMR20 channel 4 data register
(TMRx_C4DT)
Bit
Register
Reset value
Type
Description
Bit 15: 0
C3DT
0x0000
rw
Channel 4 data register
When the channel 4 is configured as input mode:
The C4DT is the CVAL value stored by the last channel
4 input event (C1IN)
When the channel 3 is configured as output mode:
C4DT is the value to be compared with the CVAL value.
Whether the written value takes effective immediately
depends on the C4OBEN bit, and the corresponding
output is generated on C4OUT as configured.
14.4.4.18
TMR1, TMR8 and TMR20 brake register (TMRx_BRK)
Bit
Register
Reset value
Type
Description
Bit 15
OEN
0x0
rw
Output enable
This bit acts on the channels as output. It is used to enable
CxOUT and CxCOUT outputs.
0: Disabled
1: Enabled
Bit 14
AOEN
0x0
rw
Automatic output enable
OEN is set automatically at an overflow event.
0: Disabled
1: Enabled
Bit 13
BRKV
0x0
rw
Brake input validity
This bit is used to select the active level of a brake input.
0: Brake input is active low.
1 Brake input is active high.
Bit 12
BRKEN
0x0
rw
Brake enable
This bit is used to enable brake input.
0: Brake input is disabled.
1: Brake input is enabled.
Bit 11
FCSOEN
0x0
rw
Frozen channel status when holistic output enable