![ARTERY AT32F435 Series Reference Manual Download Page 88](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592088.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 88
Rev 2.03
Bit 6: 1
Reserved
0x00
resd
Kept at its default value.
Bit 0
DVPLPEN
0x1
rw
DVP clock enable in sleep mode
0: Disabled
1: Enabled
4.3.17 APB peripheral clock enable in low power mode register3
(CRM_AHBLPEN3)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value.
Bit 15
SDIO2LPEN
0x0
rw
SDIO2 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 14
QSPI2LPEN
0x0
rw
QSPI2 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 13: 2
Reserved
0x000
resd
Kept at its default value.
Bit 1
QSPI1LPEN
0x1
rw
QSPI1 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 0
XMCLPEN
0x1
rw
XMC clock enable in sleep mode
0: Disabled
1: Enabled
4.3.18 APB1 peripheral clock enable in low power mode register
(CRM_AHB1LPEN)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31
UART8LPEN
0x1
rw
UART8 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 30
UART7LPEN
0x1
rw
UART7 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 29
DACLPEN
0x1
rw
DAC interface clock enable in sleep mode
0: Disabled
1: Enabled
Bit 28
PWCLPEN
0x1
rw
Power interface clock enable in sleep mode
0: Disabled
1: Enabled
Bit 27
Reserved
0x0
resd
Kept at its default value.
Bit 26
CAN2LPEN
0x1
rw
CAN2 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 25
CAN1LPEN
0x1
rw
CAN1 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 24
Reserved
0x0
resd
Kept at its default value.
Bit 23
I2C3LPEN
0x1
rw
I2C3 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 22
I2C2LPEN
0x1
rw
I2C2 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 21
I2C1LPEN
0x1
rw
I2C1 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 20
UART5LPEN
0x1
rw
UART5 clock enable in sleep mode
0: Disabled
1: Enabled
Bit 19
UART4LPEN
0x1
rw
UART4 clock enable in sleep mode