![ARTERY AT32F435 Series Reference Manual Download Page 83](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592083.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 83
Rev 2.03
Bit 3
GPIODEN
0x0
rw
IO port D clock enable
0: Disabled
1: Enabled
Bit 2
GPIOCEN
0x0
rw
IO port C clock enable
0: Disabled
1: Enabled
Bit 1
GPIOBEN
0x0
rw
IO port B clock enable
0: Disabled
1: Enabled
Bit 0
GPIOAEN
0x0
rw
IO port A clock enable
0: Disabled
1: Enabled
4.3.11 APB peripheral clock enable register2 (CRM_AHBEN2)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 16 Reserved
0x00
resd
Kept at its default value.
Bit 15
SDIO1EN
0x0
rw
SDIO1 clock enable
0: Disabled
1: Enabled
Bit 14: 8
Reserved
0x0
resd
Kept at its default value.
Bit 7
OTGFS1EN
0x0
rw
OTGFS1 clock enable
0: Disabled
1: Enabled
Bit 6:1
Reserved
0x0
resd
Kept at its default value.
Bit 0
DVPEN
0x0
rw
DVP clock enable
0: Disabled
1: Enabled
4.3.12 APB1 peripheral clock enable register3 (CRM_AHBEN3)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31: 16 Reserved
0x00
resd
Kept at its default value.
Bit 15
SDIO2EN
0x0
rw
SDIO2 clock enable
0: Disabled
1: Enabled
Bit 14
QSPI2EN
0x0
rw
QSPI2 clock enable
0: Disabled
1: Enabled
Bit 13: 2
Reserved
0x0
resd
Kept at its default value.
Bit 1
QSPI1EN
0x0
rw
QSPI1 clock enable
0: Disabled
1: Enabled
Bit 0
XMCEN
0x0
rw
XMC clock enable
0: Disabled
1: Enabled
4.3.13 APB1 peripheral clock enable register (CRM_AHB1EN)
Access: 0 wait state, accessible by words, half-words and bytes.
Bit
Name
Reset value
Type
Description
Bit 31
UART8EN
0x0
rw
UART8 clock enable
0: Disabled
1: Enabled