![ARTERY AT32F435 Series Reference Manual Download Page 699](http://html1.mh-extra.com/html/artery/at32f435-series/at32f435-series_reference-manual_2977592699.webp)
AT32F435/437
Series Reference Manual
2022.11.11
Page 699
Rev 2.03
29.5.17 DMAMUX table select (DMA_MUXSEL)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 1 Reserved
0x0
resd
Kept at its default value.
Bit 0
TBL_SEL
0x0
rw
Multiplexer table select
0x1: Flexible mapping table
29.5.18 DMAMUX channel-x control register (DMA_MUXSxCTRL)
(x = 1
…
8)
Access: 0 wait state, accessible by bytes, half-words or words.
Bit
Register
Reset value
Type
Description
Bit 31: 25 Reserved
0x0
resd
Kept at its default value.
Bit 28: 24 SYNCSEL
0x0
rw
Synchronization select
Bit 23: 19 REQCNT
0x0
rw
DMA request count
This field defines the number of DMA requests after
synchronization events and/or before synchronization
events.
This field are reserved only if SYNCEN and EVTGEN both
are 0.
Bit 18: 17 SYNCPOL
0x0
rw
Synchronization polarity
Defines the polarity of the selected synchronization input.
0x0: No event
0x1: Rising edge
0x2: Falling edge
0x3: Rising and falling edge
Bit 16
SYNCEN
0x0
rw
Synchronization enable
0: Synchronization disabled
1: Synchronization enabled
Bit 15: 10 Reserved
0x00
resd
Kept at its default value.
Bit 9
EVTGEN
0x0
Event generation enable
0: Event generation disabled
1: Event generation enabled
Bit 8
SYNCOVIEN
0x0
Synchronization overrun interrupt enable
0: Interrupt disabled
1: Interrupt enabled
Bit 7
Reserved
0x0
resd
Kept at its default value.
Bit 6: 0
REQSEL
0x00
DMA request select
Select a DMA request Refer to DMAMUX table for more
information.