
AT32F435/437
Series Reference Manual
2022.11.11
Page 537
Rev 2.03
bus after one read operation in multiplexed or
synchronous mode.
0000: 1 HCLK cycle is inserted
0001: 2 HCLK cycles are inserted
……
1111: 16 HCLK cycles are inserted
Bit 15: 8
DTST
0xFF
rw
Data setup time
0000: 0 HCLK cycle is inserted
0001: 1 additional HCLK cycle is inserted
……
1111: 15 additional HCLK cycles are inserted
Bit 7: 4
ADDRHT
0xF
rw
Address-hold time
0000: 0 HCLK cycle is inserted
0001: 1 additional HCLK cycle is inserted
……
1111: 15 additional HCLK cycles are inserted
Bit 3: 0
ADDRST
0xF
rw
Address setup time
0000: 0 HCLK cycle is inserted
0001: 1 additional HCLK cycle is inserted
……
1111: 15 additional HCLK cycles are inserted
24.7.1.5 SRAM/NOR Flash extra timing register x(XMC_EXTx)
(x=1,2,3,4)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 16 Reserved
0x0000
resd
Kept at its default value.
Bit 15: 8
BUSLATR2R
0x08
rw
Bus turnaround phase for consecutive read duration
This field is used to define the bus turnaround phase
duration for consecutive read operations. A delay is
inserted between two consecutive read operations in order
to avoid bus conflicts.
00000000: 1 HCLK cycle is inserted for consecutive read
operations
00000001: 2 HCLK cycles are inserted for consecutive
read operations
……
00001000: 9 HCLK cycles are inserted for consecutive
read operations (default value)
……
11111111: 256 HCLK cycles are inserted for consecutive
read operations
Bit 7: 0
BUSLATW2W
0x08
rw
Bus turnaround phase for consecutive write duration
This field is used to define the bus turnaround phase
duration for consecutive write operations. A delay is
inserted between two consecutive write operations in
order to avoid bus conflicts.
00000000: 1 HCLK cycle is inserted for consecutive write
operations
00000001: 2 HCLK cycles are inserted for consecutive
write operations
……
00001000: 9 HCLK cycles are inserted for consecutive
write operations (default value)
……
11111111: 256 HCLK cycles are inserted for consecutive
write operations