
AT32F435/437
Series Reference Manual
2022.11.11
Page 541
Rev 2.03
Bit 2
FES
0x0
rw
Falling edge status
This bit is set by hardware and cleared by software.
0: No falling edge interrupt generated
1: Falling edge interrupt generated
Bit 1
HLS
0x0
rw
High-level status
This bit is set by hardware and cleared by software.
0: No high level interrupt generated
1: High level interrupt generated
Bit 0
RES
0x0
rw
Rising edge status
This bit is set by hardware and cleared by software.
0: No rising edge interrupt generated
1: Rising edge interrupt generated
24.7.3.3 Common memory timing register 4 (XMC_ BK4TMGCM)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 CMDHIZT
0xFC
rw
Common memory databus High resistance time
This field defines the databus high resistance duration
when write access to NAND Flash is started in a common
space.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
Bit 23: 16 CMHT
0xFC
rw
Common memory hold time
This field defines the databus hold time when access to
NAND Flash in a common space
00000000: Reserved
00000001: 1 HCLK cycle is inserted
……
11111111: 255 HCLK cycles are inserted
Bit 15: 8
CMWT
0xFC
rw
Common memory wait time
Specifies the common memory wait time when the
XMC_NWE and XMC_NOE is low.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
Bit 7: 0
CMST
0xFC
rw
Common memory setup time
This field defines the address setup time when access to
NAND Flash in a regular memory.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
24.7.3.4 Attribute memory timing register 4 (XMC_ BK4TMGAT)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 ATDHIZT
0xFC
rw
Attribute memory databus High resistance time
This field defines the databus high resistance duration
when write access to NAND Flash is started in an attribute
space.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
Bit 23: 16 ATHT
0xFC
rw
Attribute memory hold time
This field defines the databus hold time when access to
NAND Flash in an attribute space.
00000000: Reserved
00000001: 1 HCLK cycle is inserted
……
11111111: 255 HCLK cycles are inserted