
AT32F435/437
Series Reference Manual
2022.11.11
Page 540
Rev 2.03
This field defines the databus hold time when access to
NAND Flash in a special memory.
00000000: Reserved
00000001: 1 HCLK cycle is inserted
……
11111111: 255 HCLK cycles are inserted
Bit 15: 8
SPWT
0xFC
rw
Special memory wait time
Specifies the special memory wait time when the
XMC_NWE and XMC_NOE is low.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
Bit 7: 0
SPST
0xFC
rw
Special memory setup time
This field defines the address setup time when access to
NAND Flash in a special memory.
00000000: 0 HCLK cycle is inserted
00000001: 1 additional HCLK cycle is inserted
……
11111111: 255 additional HCLK cycles are inserted
24.7.2.5 ECC value register x (XMC_ BKxCC) (x=2,3)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 0
ECC
0x0000 0000 ro
EECC value
This field contains the computed ECC value.
24.7.3 PC card controller registers
24.7.3.1 PC card control register (XMC_BK4CTRL)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 3
Reserved
0x000
resd
Kept at its default value.
Bit 2
EN
0x0
rw
Memory bank enable
0: Memory bank disabled
1: Memory bank enabled
Bit 1
NWEN
0x0
rw
Wait feature enable
This bit is used to enable PC card memory bank wait
feature.
0: Wait feature disabled
1: Wait feature enabled
Bit 0
Reserved
0x0
resd
Kept at its default value.
24.7.3.2 Interrupt enable and FIFO status register 4 (XMC_BK4IS)
Accessed by words.
Bit
Register
Reset value
Type
Description
Bit 31: 7
Reserved
0x000000
resd
Kept at its default value.
Bit 6
FIFOE
0x1
rw
FIFO empty
This bit is set by hardware when the FIFO is empty.
0: FIFO is not empty
1: FIFO is empty
XMC FIFO size is 16 words. It is used to store the data
from AHB.
Bit 5
FEIEN
0x0
rw
Falling edge interrupt enable
0: Falling edge interrupt disabled
1: Falling edge interrupt enabled
Bit 4
HLIEN
0x0
rw
High-level interrupt enable
0: High-level interrupt disabled
1: High-level interrupt enabled
Bit 3
REIEN
0x0
rw
Rising edge interrupt enable
0: Rising edge interrupt disabled
1: Rising edge interrupt enabled