System Control Registers
418
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
Table 4-178. PCI2C Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
P2
R/W
0x1
I2C Module 2 Power Control. The Pn bit encodings do not apply if
the corresponding bit in the RCGCI2C, SCGCI2C, or DCGCI2C
register is clear.
0x0 = The I2C module 2 is not powered and does not receive a
clock. In this case, the state of the module is not retained. This
configuration provides the lowest power consumption state.
0x1 = The I2C module 2 is powered but does not receive a clock. In
this case, the module is inactive.
1
P1
R/W
0x1
I2C Module 1 Power Control. The Pn bit encodings do not apply if
the corresponding bit in the RCGCI2C, SCGCI2C, or DCGCI2C
register is clear.
0x0 = The I2C module 1 is not powered and does not receive a
clock. In this case, the state of the module is not retained. This
configuration provides the lowest power consumption state.
0x1 = The I2C module 1 is powered but does not receive a clock. In
this case, the module is inactive.
0
P0
R/W
0x1
I2C Module 0 Power Control. The Pn bit encodings do not apply if
the corresponding bit in the RCGCI2C, SCGCI2C, or DCGCI2C
register is clear.
0x0 = The I2C module 0 is not powered and does not receive a
clock. In this case, the state of the module is not retained. This
configuration provides the lowest power consumption state.
0x1 = The I2C module 0 is powered but does not receive a clock. In
this case, the module is inactive.