Initialization and Configuration
1100
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
shows how the EPI[31:0] signals function while in Host-Bus 8 mode. Notice that the signal
configuration changes based on the address/data mode selected by the MODE field in the EPIHB8CFGn
register and on the chip select configuration selected by the CSCFG and CSCFGEXT field in the
EPIHB8CFG2 register.
Although the EPI0S31 signal can be configured for the EPI clock signal in Host-Bus mode, it is not
required and should be configured as a GPIO to reduce EMI in the system. Any unused EPI controller
signals can be used as GPIOs or another alternate function.
(1)
"X" indicates the state of this field is a don't care.
(2)
When an entry straddles several row, the signal configuration is the same for all rows.
Table 16-7. EPI Host-Bus 8 Signal Connections
EPI Signal
CSCFG
HB8 Signal
(MODE = ADMUX)
HB8 Signal
(MODE = ADNOMUX
(Cont. Read))
HB8 Signal
(MODE = XFIFO)
EPI0S0
X
(1)
AD0
D0
D0
EPI0S1
X
AD1
D1
D1
EPI0S2
X
AD2
D2
D2
EPI0S3
X
AD3
D3
D3
EPI0S4
X
AD4
D4
D4
EPI0S5
X
AD5
D5
D5
EPI0S6
X
AD6
D6
D6
EPI0S7
X
AD7
D7
D7
EPI0S8
X
A8
A0
–
EPI0S9
X
A9
A1
–
EPI0S10
X
A10
A2
–
EPI0S11
X
A11
A3
–
EPI0S12
X
A12
A4
–
EPI0S13
X
A13
A5
–
EPI0S14
X
A14
A6
–
EPI0S15
X
A15
A7
–
EPI0S16
X
A16
A8
–
EPI0S17
X
A17
A9
–
EPI0S18
X
A18
A10
–
EPI0S19
X
A19
A11
–
EPI0S20
X
A20
A12
–
EPI0S21
X
A21
A13
–
EPI0S22
X
A22
A14
–
EPI0S23
X
A23
A15
–
EPI0S24
X
A24
A16
–
EPI0S25
0x0
A25
(2)
A17
–
0x1
0x2
CS1n
0x3
–
0x4
–
0x5
–
0x6
–