EPI Registers
1186
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
External Peripheral Interface (EPI)
16.5.34 EPIHB8TIME4 Register (Offset = 0x31C) [reset = 0xA000]
EPI Host-Bus 8 Timing Extension (EPIHB8TIME4)
NOTE:
The MODE field in the EPICFG register determines which configuration is enabled.
For EPIHB8TIME4 to be valid, the MODE field must be 0x2.
EPIHB8TIME4 is shown in
and described in
Return to
Figure 16-63. EPIHB8TIME4 Register
31
30
29
28
27
26
25
24
RESERVED
IRDYDLY
R-0x0
R/W-0x0
23
22
21
20
19
18
17
16
reserved-1
R-0x2
15
14
13
12
11
10
9
8
reserved-1
CAPWIDTH
RESERVED
R-0x2
R/W-0x2
R-0x0
7
6
5
4
3
2
1
0
RESERVED
WRWSM
RESERVED
RDWSM
R-0x0
R/W-0x0
R-0x0
R/W-0x0
Table 16-47. EPIHB8TIME4 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-26
RESERVED
R
0x0
25-24
IRDYDLY
R/W
0x0
CS3n Input Ready Delay
0x0 = reserved
0x1 = Stall begins one EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
0x2 = Stall begins two EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
0x3 = Stall begins three EPI clocks past iRDY low being sampled on
the rising edge of EPIO clock.
23-14
RESERVED
R
0x2
Bits
[18:16] have the same RTL implementation as the HB16TIMEn
register, even though this is not used in HB8 mode.
Thus, the reset value of 0x2 is carried over from the PSRAMSZ bits
of HB16TIMEn.
13-12
CAPWIDTH
R/W
0x2
CS3n Inter-transfer Capture Width Controls the delay between Host-
Bus transfers.
0x0 = Reserved
0x1 = 1 EPI clock.
0x2 = 2 EPI clock.
0x3 = Reserved
11-5
RESERVED
R
0x0
4
WRWSM
R/W
0x0
CS3n Write Wait State Minus One This bit is used with the WRWS
field in EPIHB8CFG4.
This field is not applicable in BURST mode.
0x0 = No change in the number of wait state clock cycles
programmed in the in WRWS field in EPIHB8CFG4 register.
0x1 (Write) = Wait state value is noWRWS; 1WRWS field is
programmed in EPIHB8CFG4.
3-1
RESERVED
R
0x0