NVIC Registers
138
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Cortex-M4 Peripherals
Table 2-14. NVIC Registers (continued)
Offset
Acronym
Register Name
Section
0x438
PRI14
Interrupt 56-59 Priority
0x43C
PRI15
Interrupt 60-63 Priority
0x440
PRI16
Interrupt 64-67 Priority
0x444
PRI17
Interrupt 68-71 Priority
0x448
PRI18
Interrupt 72-75 Priority
0x44C
PRI19
Interrupt 76-79 Priority
0x450
PRI20
Interrupt 80-83 Priority
0x454
PRI21
Interrupt 84-87 Priority
0x458
PRI22
Interrupt 88-91 Priority
0x45C
PRI23
Interrupt 92-95 Priority
0x460
PRI24
Interrupt 96-99 Priority
0x464
PRI25
Interrupt 100-103 Priority
0x468
PRI26
Interrupt 104-107 Priority
0x46C
PRI27
Interrupt 108-111 Priority
0x470
PRI28
Interrupt 112-113 Priority
0xF00
SWTRIG
Software Trigger Interrupt
Complex bit access types are encoded to fit into small table cells.
shows the codes that are
used for access types in this section.
Table 2-15. NVIC Access Type Codes
Access Type
Code
Description
Read Type
R
R
Read
Write Type
W
W
Write
WO
W
Write
Reset or Default Value
-
n
Value after reset or the default
value