ADC Registers
757
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
Table 10-28. ADCSSEMUX0 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
12
EMUX3
R/W
0x0
4th Sample Input Select (Upper Bit).
The EMUX3 field is used during the fourth sample of a sequence
executed with the sample sequencer.
This bit has the same description as EMUX7.
11-9
RESERVED
R
0x0
8
EMUX2
R/W
0x0
3rd Sample Input Select (Upper Bit).
The EMUX2 field is used during the third sample of a sequence
executed with the sample sequencer.
This bit has the same description as EMUX7.
7-5
RESERVED
R
0x0
4
EMUX1
R/W
0x0
2th Sample Input Select (Upper Bit).
The EMUX1 field is used during the second sample of a sequence
executed with the sample sequencer.
This bit has the same description as EMUX7.
3-1
RESERVED
R
0x0
0
EMUX0
R/W
0x0
1st Sample Input Select (Upper Bit).
The EMUX0 field is used during the first sample of a sequence
executed with the sample sequencer.
This bit has the same description as EMUX7.