![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 389](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578389.webp)
System Control Registers
389
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.141 DCGCPWM Register (Offset = 0x840) [reset = 0x0]
Pulse Width Modulator Deep-Sleep Mode Clock Gating Control (DCGCPWM)
The DCGCPWM register lets software enable and disable the PWM modules in deep-sleep mode. When
enabled, a module is provided a clock. When disabled, the clock is disabled to save power.
NOTE:
This register controls the clocking for the PWM modules.
DCGCPWM is shown in
and described in
Return to
Figure 4-147. DCGCPWM Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
D0
R-0x0
R/W-
0x0
Table 4-154. DCGCPWM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
D0
R/W
0x0
PWM Module 0 Deep-Sleep Mode Clock Gating Control
0x0 = PWM module 0 is disabled in deep-sleep mode.
0x1 = Enable and provide a clock to PWM module 0 in deep-sleep
mode.