![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 551](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578551.webp)
Flash Registers
551
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Internal Memory
7.3.1 FMA Register (Offset = 0x0) [reset = 0x0]
Flash Memory Address (FMA)
During a write operation, this register contains a 4-byte-aligned address and specifies where the data is
written. During erase operations for flash space that is not user configurable (that is, FMPREn, FMPPEn,
USER_REGn, BOOTCFG), this register contains a 16KB-aligned CPU byte address and specifies which
block is erased. Note that the alignment requirements must be met by software or the results of the
operation are unpredictable.
FMA is shown in
and described in
.
Return to
Figure 7-9. FMA Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
OFFSET
R-0x0
R/W-0x0
Table 7-8. FMA Register Field Descriptions
Bit
Field
Type
Reset
Description
31-20
RESERVED
R
0x0
19-0
OFFSET
R/W
0x0
Address Offset
Address offset in Flash memory where operation is performed,
except for non-volatile registers.