GPTM Registers
1309
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Timers
18.5.26 GPTMADCEV Register (Offset = 0x70) [reset = 0x0]
GPTM ADC Event (GPTMADCEV)
This register allows software to enable/disable GPTM ADC trigger events. Setting a bit enables the
corresponding ADC trigger, while clearing a bit disables it.
GPTMADCEV is shown in
and described in
.
Return to
Figure 18-34. GPTMADCEV Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
TBMADCEN
CBEADCEN
CBMADCEN
TBTOADCEN
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
7
6
5
4
3
2
1
0
RESERVED
TAMADCEN
RTCADCEN
CAEADCEN
CAMADCEN
TATOADCEN
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 18-37. GPTMADCEV Register Field Descriptions
Bit
Field
Type
Reset
Description
31-12
RESERVED
R
0x0
11
TBMADCEN
R/W
0x0
GPTM B Mode Match Event ADC Trigger Enable.
When this bit is enabled, a a trigger pulse is sent to the ADC when a
mode match has occurred.
0x0 = Timer B Mode Match ADC trigger is disabled.
0x1 = Timer B Mode Match ADC trigger is enabled.
10
CBEADCEN
R/W
0x0
GPTM B Capture Event ADC Trigger Enable.
When this bit is enabled, a trigger pulse is sent to the ADC when a
capture event has occurred.
0x0 = Timer B Capture Event ADC trigger is disabled.
0x1 = Timer B Capture Event ADC trigger is enabled.
9
CBMADCEN
R/W
0x0
GPTM B Capture Match Event ADC Trigger Enable.
When this bit is enabled, a trigger signal is sent to the ADC when a
capture match event has occurred.
0x0 = Timer B Capture Match ADC trigger is disabled.
0x1 = Timer B Capture Match ADC trigger is enabled.
8
TBTOADCEN
R/W
0x0
GPTM B Time-Out Event ADC Trigger Enable.
When this bit is enabled, a trigger signal is sent to the ADC on a
time-out event.
0x0 = Timer B Time-Out ADC trigger is disabled.
0x1 = Timer B Time-Out ADC trigger is enabled.
7-5
RESERVED
R
0x0
4
TAMADCEN
R/W
0x0
GPTM A Mode Match Event ADC Trigger Enable.
When this bit is enabled, a a trigger pulse is sent to the ADC when a
mode match has occurred.
0x0 = Timer A Mode Match ADC trigger is disabled.
0x1 = Timer A Mode Match ADC trigger is enabled.
3
RTCADCEN
R/W
0x0
GPTM RTC Match Event ADC Trigger Enable.
When this bit is enabled, a trigger signal is sent to the ADC when a
RTC match has occurred.
0x0 = Timer A RTC Match ADC trigger is disabled.
0x1 = Timer A RTC Match ADC trigger is enabled.