![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 1406](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781406.webp)
LCD Registers
1406
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
20.7.7 LIDDCS1CFG Register (Offset = 0x1C) [reset = 0x00440044]
LIDD CS1 Configuration (LIDDCS1CFG)
The LIDD CS1 Configuration (LIDDCS1CFG) register defines the timings for the read and write strobes
with respect to CS1.
LIDDCS1CFG is shown in
and described in
.
Return to
Figure 20-22. LIDDCS1CFG Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
WRSU
WRDUR
WRHOLD
RDSU
R/W-0x0
R/W-0x2
R/W-0x2
R/W-
0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RDSU
RDDUR
RDHOLD
GAP
R/W-0x0
R/W-0x1
R/W-0x1
R/W-0x0
Table 20-16. LIDDCS1CFG Register Field Descriptions
Bit
Field
Type
Reset
Description
31-27
WRSU
R/W
0x0
Write strobe (WR) setup cycles.
When performing a write access, this field defines the number of
LCDMCLK cycles that Data Bus/Pad Output Enable, ALE, DIR, and
CS1 have to be ready before WR (LCDLP) is asserted. The
minimum value is 0x0.
26-21
WRDUR
R/W
0x2
Write strobe (WR) duration cycles.
Field value defines the number of LCDMCLK cycles for which WR
(LCDLP) is held active when performing a write access. The
minimum value is 0x1.
20-17
WRHOLD
R/W
0x2
Write strobe (WR) hold cycles.
Field value defines the number of LCDMCLK cycles for which Data
Bus/Pad Output Enable, ALE, the DIR, and CS1 signals are held
after WR (LCDLP) is deasserted when performing a write access.
The minimum value is 0x1.
16-12
RDSU
R/W
0x0
Read strobe (RD) setup cycles.
When performing a read access, this field defines the number of
LCDMCLK cycles that Data Bus/Pad Output Enable, ALE, the DIR,
and CS1 signals have to be ready before RD (LCDCP) is asserted.
11-6
RDDUR
R/W
0x1
Read strobe (RD) duration cycles.
Field value defines the number of LCDMCLK cycles for which RD
(LCDCP) is held active when performing a read access. The
minimum value is 0x1.
5-2
RDHOLD
R/W
0x1
Read strobe (RD) hold cycles.
Field value defines the number of LCDMCLK cycles for which Data
Bus/Pad Output Enable, ALE, DIR, and CS1 signals are held after
RD (LCDCP) is deasserted when performing a read access. The
minimum value is 0x1.
1-0
GAP
R/W
0x0
Field value defines the number of LCDMCLK cycles (GAP + 1)
between the end of one CS1 (LCDAC) device access and the start
of another CS0 (LCDAC) device access unless the two accesses are
both reads. In this case, this delay is not incurred. The minimum
value is 0x0.