61
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
List of Tables
9-1.
Key-Block Round Combinations
........................................................................................
9-2.
Interrupts and Events
.....................................................................................................
9-3.
AES Module Performance (Input/Output Block Size = 128)
........................................................
9-4.
AES Module Packet Mode Switch Overhead
.........................................................................
9-5.
AES Registers
.............................................................................................................
9-6.
AES Access Type Codes
................................................................................................
9-7.
AES Key Register Descriptions
.........................................................................................
9-8.
AES_KEYn_n Register Field Descriptions
............................................................................
9-9.
AES_IV_IN_n Register Field Descriptions
............................................................................
9-10.
AES_CTRL Register Field Descriptions
...............................................................................
9-11.
AES_C_LENGTH_n Register Field Descriptions
.....................................................................
9-12.
AES_AUTH_LENGTH Register Field Descriptions
..................................................................
9-13.
AES_DATA_IN_n Register Field Descriptions
........................................................................
9-14.
AES_TAG_OUT_n Register Field Descriptions
......................................................................
9-15.
AES_REVISION Register Field Descriptions
.........................................................................
9-16.
AES_SYSCONFIG Register Field Descriptions
......................................................................
9-17.
AES_SYSSTATUS Register Field Descriptions
......................................................................
9-18.
AES_IRQSTATUS Register Field Descriptions
.......................................................................
9-19.
AES_IRQENABLE Register Field Descriptions
.......................................................................
9-20.
AES_DIRTYBITS Register Field Descriptions
........................................................................
9-21.
AES µDMA Registers
....................................................................................................
9-22.
AES µDMA Access Type Codes
........................................................................................
9-23.
AES_DMAIM Register Field Descriptions
.............................................................................
9-24.
AES_DMARIS Register Field Descriptions
............................................................................
9-25.
AES_DMAMIS Register Field Descriptions
...........................................................................
9-26.
AES_DMAIC Register Field Descriptions
..............................................................................
10-1.
Samples and FIFO Depth of Sequencers
.............................................................................
10-2.
Sample and Hold Width in ADC Clocks
...............................................................................
10-3.
R
S
and f
CONV
Values with Varying N
SH
Values and f
ADC
= 16 MHz
...................................................
10-4.
R
S
and f
CONV
Values with Varying N
SH
Values and f
ADC
= 32 MHz
...................................................
10-5.
Differential Sampling Pairs
..............................................................................................
10-6.
ADC Registers
............................................................................................................
10-7.
ADC Access Type Codes
................................................................................................
10-8.
ADCACTSS Register Field Descriptions
..............................................................................
10-9.
ADCRIS Register Field Descriptions
...................................................................................
10-10. ADCIM Register Field Descriptions
....................................................................................
10-11. ADCISC Register Field Descriptions
...................................................................................
10-12. ADCOSTAT Register Field Descriptions
..............................................................................
10-13. ADCEMUX Register Field Descriptions
................................................................................
10-14. ADCUSTAT Register Field Descriptions
...............................................................................
10-15. ADCTSSEL Register Field Descriptions
...............................................................................
10-16. ADCSSPRI Register Field Descriptions
...............................................................................
10-17. ADCSPC Register Field Descriptions
..................................................................................
10-18. ADCPSSI Register Field Descriptions
.................................................................................
10-19. ADCSAC Register Field Descriptions
..................................................................................
10-20. ADCDCISC Register Field Descriptions
...............................................................................
10-21. ADCCTL Register Field Descriptions
..................................................................................
10-22. ADCSSMUX0 Register Field Descriptions
............................................................................
10-23. ADCSSCTL0 Register Field Descriptions
.............................................................................