![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 1494](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781494.webp)
PWM Registers
1494
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Pulse Width Modulator (PWM)
Table 21-31. PWMnFLTSTAT0 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
FAULT2
0x0
Fault Input 2.
If the PWMnCTL register LATCH bit is clear, this bit is R and
represents the current state of the MnFAULT2 input signal after the
logic sense adjustment.
If the PWMnCTL register LATCH bit is set, this bit is RW1C and
represents a sticky version of the MnFAULT2 input signal after the
logic sense adjustment.
- If FAULT2 is set, the input transitioned to the active state
previously.
- If FAULT2 is clear, the input has not transitioned to the active state
since the last time it was cleared.
- The FAULT2 bit is cleared by writing it with the value 1.
1
FAULT1
0x0
Fault Input 1.
If the PWMnCTL register LATCH bit is clear, this bit is R and
represents the current state of the MnFAULT1 input signal after the
logic sense adjustment.
If the PWMnCTL register LATCH bit is set, this bit is RW1C and
represents a sticky version of the MnFAULT1 input signal after the
logic sense adjustment.
- If FAULT1 is set, the input transitioned to the active state
previously.
- If FAULT1 is clear, the input has not transitioned to the active state
since the last time it was cleared.
- The FAULT1 bit is cleared by writing it with the value 1.
0
FAULT0
0x0
Fault Input 0.
If the PWMnCTL register LATCH bit is clear, this bit is R and
represents the current state of the input signal after the logic sense
adjustment.
If the PWMnCTL register LATCH bit is set, this bit is RW1C and
represents a sticky version of the input signal after the logic sense
adjustment.
- If FAULT0 is set, the input transitioned to the active state
previously.
- If FAULT0 is clear, the input has not transitioned to the active state
since the last time it was cleared.
- The FAULT0 bit is cleared by writing it with the value 1.