![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 1023](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781023.webp)
EMAC Registers
1023
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-84. EMACDMARIS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
15
AIS
R/W1C
0x0
Abnormal Interrupt Summary.
Abnormal Interrupt Summary bit value is the logical OR of the
following when the corresponding interrupt bits are enabled in the
EMACDMAIM register:
•
EMACDMARIS register, bit[1]: Transmit Process
Stopped
•
EMACDMARIS register, bit[3]: Transmit Jabber
Timeout
•
EMACDMARIS register, bit[4]: Receive FIFO
Overflow
•
EMACDMARIS register, bit[5]: Transmit Underflow
•
EMACDMARIS register, bit[7]: Receive Buffer
Unavailable
•
EMACDMARIS register, bit[8]: Receive Process
Stopped
•
EMACDMARIS register, bit[9]: Receive Watchdog
Timeout
•
EMACDMARIS register, bit[10]: Early Transmit
Interrupt
•
EMACDMARIS register, bit[13]: Fatal Bus Error
Only unmasked bits affect the Abnormal Interrupt Summary bit.
This bit must be cleared each time a corresponding bit, which
causes AIS to be set, is cleared.
14
ERI
R/W1C
0x0
Early Receive Interrupt.
0x0 = No early receive event has occurred.
0x1 = The DMA has filled the first data buffer of the packet. This bit
is cleared when software writes a 1 to this bit or if bit[6] (RI) of this
register is set.
13
FBI
R/W1C
0x0
Fatal Bus Error Interrupt.
0x0 = No bus error has occurred.
0x1 = A bus error has occurred, as described in the Error Bit field
(EB [25:23]). When this bit is set, the corresponding DMA engine
disables all of its bus accesses.This bit is cleared by writing a 1 to it.
12-11
RESERVED
R
0x0
10
ETI
R/W1C
0x0
Early Transmit Interrupt.
0x0 = No early transmit has occurred.
0x1 = A frame to be transmitted has been fully transferred to the
TX/RX Controller Transmit FIFO.This bit is cleared by writing a 1 to
it.
9
RWT
R/W1C
0x0
Receive Watchdog Time-out.
0x0 = No watchdog time-out event has occurred.
0x1 = Indicates a frame with length greater than 2,048 bytes is
received (10, 240 when Jumbo Frame mode is enabled).This bit is
cleared by writing a 1 to it.
8
RPS
R/W1C
0x0
Receive Process Stopped.
0x0 = No receive process stopped event has occurred.
0x1 = Indicates the receive process has entered the stopped
state.This bit is cleared by writing a 1 to it.