![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 966](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578966.webp)
EMAC Registers
966
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
15.6.14 EMACRIS Register (Offset = 0x38) [reset = 0x0]
Ethernet MAC Raw Interrupt Status (EMACRIS)
This register identifies the events in the MAC that can generate interrupt.
EMACRIS is shown in
and described in
Return to
Figure 15-29. EMACRIS Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
LPI
TS
RESERVED
R-0x0
R-0x0
R-0x0
R-0x0
7
6
5
4
3
2
1
0
RESERVED
MMCTX
MMCRX
MMC
PMT
RESERVED
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
R-0x0
Table 15-38. EMACRIS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-9
RESERVED
R
0x0
10
LPI
R
0x0
LPI Interrupt Status.
This bit is set for any LPI mode entry or exit in the MAC transmitter
or receiver. This bit is cleared on reading the TLPIEN bit of the
EMACLPICTLSTAT register. In all other modes, this bit is reserved.
9
TS
R
0x0
Timestamp Interrupt Status. This bit is cleared by reading the
TSSOVF bit in the MAC timestamp Status Register
(EMACTIMSTAT) register. In this mode, this bit is cleared after the
completion of the read of this bit. In all other modes, this bit is
reserved.
0x0 = No timestamp interrupt is present.
0x1 = When the advanced timestamp feature is enabled, this bit
indicates one of two conditions is true: The system time value equals
or exceeds the value specified in the EMAC Target Time Seconds
Register (EMACTARGSEC) and MAC Target Time Nanoseconds
(EMACTARGNANO) registers.There is an overflow in the EMAC
Target Time Seconds (EMACTARGSEC) register.When default
timestamping is enabled, this bit indicates that the system time value
is equal to or exceeds the value specified in the EMAC Target Time
registers. In this mode, this bit is cleared after the completion of the
read of this bit.
8-7
RESERVED
R
0x0
6
MMCTX
R
0x0
MMC Transmit Interrupt Status. This bit is cleared when all of the
bits in the MAC MMC Transmit Interrupt (EMACMMCTXRIS) register
are clear.
0x0 = No interrupts exist in the MAC MMC Transmit Interrupt
(EMACMMCTXRIS) register.
0x1 = Indicates an interrupt has been generated in the MAC MMC
Transmit Interrupt (EMACMMCTXRIS) register.