ADC Registers
729
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
Table 10-11. ADCISC Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
0
IN0
R/W1C
0x0
SS0 Interrupt Status and Clear.
This bit is cleared by writing a 1.
Clearing this bit also clears the INR0 bit in the ADCRIS register.
0x0 = No interrupt has occurred or the interrupt is masked.
0x1 = Both the INR0 bit in the ADCRIS register and the MASK0 bit in
the ADCIM register are set, providing a level-based interrupt to the
interrupt controller.