Hibernation Module (HIB)
MOSC
PLL
PLLFREQ0
÷N
DSOSCSRC
PIOSC
MOSC
PIOSC
RTCOSC
OSCCLK
VCO
OSCSRC
PSYSDIV
mosc
16 MHz
LFIOSC
XOSC0
RTOSC
Reg
RTCOSC
SYSCLK
XOSC1
OSC0
OSC1
PLLFREQ1
PLLSTAT
PLLSRC
mosc
piosc
NOXTAL
÷N
USBCLK_PLL
USEPLL
PHY Clock
÷N
÷N
ADCCLK
mosc
clock gates
CPU
÷N
OSYSDIV
DSSYSDIV
mode
DS
RS
1
0
0
mode
DS
RS
mode
DS
RS
0
1
piosc
GPIO (PM4)
mosc
ADCCLK
CS
CLKDIV
CS
CLKDIV
÷2N
PWMCLK
PWMDIV
USEPWMDIV
CLKDIV
DIVSCLK
mosc
piosc
÷N
RTCCLK
DIVSCLK
MII/RMII CLK
LFIOSC
ALTCLKCFG
SYSCLK
PTP REF_CLK
1
0
USB0CLK
USBCLK
0
1
ULPIEN &CSD
ULPIEN
&!CSD
PIOSC16
To peripherals requiring
16MHz PIOSC clock
ALTCLK
To peripherals such as
UART, SSI, Timers, ADC, WDT
RTCOSC
LFIOSC
Mode is either run/sleep (RS) or deep sleep (DS).
clock gate
A
B
mode
R S
DCGC
RCGC
SCGC
D
RSCLKCFG.ACG
1
0
A
B
EMAC
EPH
Y
I
PC
AD
C
0
AD
C
1
U
SB
PW
M
0
Pe
ri
p
h
e
ra
ls
L
C
D
Functional Description
205
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
Figure 4-5. Main Clock Tree