![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 964](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578964.webp)
EMAC Registers
964
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Ethernet Controller
Table 15-36. EMACLPICTLSTAT Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
17
PLS
RW
0x0
PHY Link Status.
This bit indicates the link status of the PHY. The MAC transmitter
asserts the LPI pattern only when the link status is up (OK) at least
for the time indicated by the LPI LS timer.
0x0 = Link down
0x1 = Link up (OK)
16
LPIEN
RW
0x0
LPI Enable.
When set, this bit instructs the MAC transmitter to enter the LPI
mode. When reset, this bit instructs the MAC to exit the LPI mode
and resume normal transmission. This bit is cleared when the
LPITXA bit is set and the MAC exits the LPI mode because of the
arrival of a new packet for transmission.
0x0 = MAC transmitter exits LPI mode
0x1 = MAC transmitter enters LPI mode
15-10
RESERVED
R
0x0
9
RLPIST
R
0x0
Receive LPI Mode.
0x0 = MAC is not receiving LPI pattern
0x1 = MAC is receiving LPI pattern
8
TLPIST
R
0x0
Transmit LPI Mode.
0x0 = MAC is not transmitting LPI pattern
0x1 = MAC is transmitting LPI pattern
7-4
RESERVED
R
0x0
3
RLPIEX
R
0x0
Receive LPI Exit.
This bit is cleared by a read into this register.
0x0 = MAC receiver is receiving LPI patterns
0x1 = MAC receiver has stopped receiving the LPI pattern, exited
LPI mode, and resumed normal reception.
Note: This bit may not be set if the MAC stops receiving the LPI
pattern for a very short duration, such as less than 3 clock cycles of
l3_sp_clk.
2
RLPIEN
R
0x0
Receive LPI Entry.
This bit is cleared by a read into this register.
0x0 = MAC receiver not in LPI mode
0x1 = MAC receiver received an LPI pattern and entered LPI mode
Note: This bit may not beset if the MAC stops receiving the LPI
pattern for a very short duration, such as, less than 3 clock cycles of
l3_sp_clk.
1
TLPIEX
R
0x0
Transmit LPI Exit.
This bit is cleared by a read into this register.
0x0 = MAC transmitter not in LPI mode
0x1 = MAC transmitter exited the LPI mode after the user software
has cleared the LPIEN bit and the LPI TW timer has expired
0
TLPIEN
R
0x0
Transmit LPI Entry.
This bit is cleared by a read into this register.
0x0 = MAC transmitter not in LPI mode
0x1 = MAC transmitter entered the LPI mode because of the setting
of the LPIEN bit