![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 875](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578875.webp)
DES Registers
875
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Data Encryption Standard Accelerator (DES)
14.7.12 DES_IRQENABLE Register (Offset = 0x40) [reset = 0x0]
DES Interrupt Enable (DES_IRQENABLE)
This register contains an enable bit for each unique interrupt generated by the module. It matches the
layout of DES_IRQSTATUS register. An interrupt is enabled when the bit in this register is set to 1.
DES_IRQENABLE is shown in
and described in
.
Return to
Figure 14-19. DES_IRQENABLE Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
M_DATA_OUT
M_DATA_IN
M_CONTEX_IN
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 14-21. DES_IRQENABLE Register Field Descriptions
Bit
Field
Type
Reset
Description
31-3
RESERVED
R
0x0
2
M_DATA_OUT
R/W
0x0
If this bit is set to 1 the data output interrupt is enabled.
1
M_DATA_IN
R/W
0x0
If this bit is set to 1 the data input interrupt is enabled.
0
M_CONTEX_IN
R/W
0x0
If this bit is set to 1 the context interrupt is enabled.