36
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
List of Figures
9-12.
AES Polling Mode
........................................................................................................
9-13.
AES Interrupt Service
....................................................................................................
9-14.
AES_KEYn_n Register
...................................................................................................
9-15.
AES_IV_IN_n Register
...................................................................................................
9-16.
AES_CTRL Register
.....................................................................................................
9-17.
AES_C_LENGTH_n Register
...........................................................................................
9-18.
AES_AUTH_LENGTH Register
.........................................................................................
9-19.
AES_DATA_IN_n Register
..............................................................................................
9-20.
AES_TAG_OUT_n Register
.............................................................................................
9-21.
AES_REVISION Register
................................................................................................
9-22.
AES_SYSCONFIG Register
.............................................................................................
9-23.
AES_SYSSTATUS Register
............................................................................................
9-24.
AES_IRQSTATUS Register
.............................................................................................
9-25.
AES_IRQENABLE Register
.............................................................................................
9-26.
AES_DIRTYBITS Register
..............................................................................................
9-27.
AES_DMAIM Register
....................................................................................................
9-28.
AES_DMARIS Register
..................................................................................................
9-29.
AES_DMAMIS Register
..................................................................................................
9-30.
AES_DMAIC Register
....................................................................................................
10-1.
Implementation of Two ADC Blocks
....................................................................................
10-2.
ADC Module Block Diagram
.............................................................................................
10-3.
ADC Sample Phases
.....................................................................................................
10-4.
Doubling the ADC Sample Rate
........................................................................................
10-5.
Skewed Sampling
.........................................................................................................
10-6.
Sample Averaging Example
.............................................................................................
10-7.
ADC Input Equivalency
..................................................................................................
10-8.
ADC Voltage Reference
.................................................................................................
10-9.
ADC Conversion Result
..................................................................................................
10-10. Differential Voltage Representation
....................................................................................
10-11. Internal Temperature Sensor Characteristic
..........................................................................
10-12. Low-Band Operation (CIC = 0x0 or CTC = 0x0)
......................................................................
10-13. Mid-Band Operation (CIC = 0x1 or CTC = 0x1)
......................................................................
10-14. High-Band Operation (CIC = 0x3 or CTC = 0x3)
.....................................................................
10-15. ADCACTSS Register
.....................................................................................................
10-16. ADCRIS Register
.........................................................................................................
10-17. ADCIM Register
...........................................................................................................
10-18. ADCISC Register
.........................................................................................................
10-19. ADCOSTAT Register
.....................................................................................................
10-20. ADCEMUX Register
......................................................................................................
10-21. ADCUSTAT Register
.....................................................................................................
10-22. ADCTSSEL Register
.....................................................................................................
10-23. ADCSSPRI Register
......................................................................................................
10-24. ADCSPC Register
........................................................................................................
10-25. ADCPSSI Register
........................................................................................................
10-26. ADCSAC Register
........................................................................................................
10-27. ADCDCISC Register
.....................................................................................................
10-28. ADCCTL Register
.........................................................................................................
10-29. ADCSSMUX0 Register
...................................................................................................
10-30. ADCSSCTL0 Register
....................................................................................................