![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 425](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578425.webp)
System Control Registers
425
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
Table 4-186. PCADC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0x0
1
P1
R/W
0x1
ADC Module 1 Power Control. The Pn bit encodings do not apply if
the corresponding bit in the RCGCADC, SCGCADC, or DCGCADC
register is clear.
0x0 = The ADC module 1 is not powered and does not receive a
clock. In this case, the state of the module is not retained. This
configuration provides the lowest power consumption state.
0x1 = The ADC module 1 is powered but does not receive a clock. In
this case, the module is inactive.
0
P0
R/W
0x1
ADC Module 0 Power Control. The Pn bit encodings do not apply if
the corresponding bit in the RCGCADC, SCGCADC, or DCGCADC
register is clear.
0x0 = The ADC module 0 is not powered and does not receive a
clock. In this case, the state of the module is not retained. This
configuration provides the lowest power consumption state.
0x1 = The ADC module 0 is powered but does not receive a clock. In
this case, the module is inactive.