GPTM Registers
1310
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Timers
Table 18-37. GPTMADCEV Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
2
CAEADCEN
R/W
0x0
GPTM A Capture Event ADC Trigger Enable.
When this bit is enabled, a trigger pulse is sent to the ADC when a
capture event has occurred.
0x0 = Timer A Capture Event ADC trigger is disabled.
0x1 = Timer A Capture Event ADC trigger is enabled.
1
CAMADCEN
R/W
0x0
GPTM A Capture Match Event ADC Trigger Enable.
When this bit is enabled, a trigger signal is sent to the ADC when a
capture match event has occurred.
0x0 = Timer A Capture Match ADC trigger is disabled.
0x1 = Timer A Capture Match ADC trigger is enabled.
0
TATOADCEN
R/W
0x0
GPTM A Time-Out Event ADC Trigger Enable.
When this bit is enabled, a trigger signal is sent to the ADC on a
time-out event.
0x0 = Timer A Time-Out Event ADC trigger is disabled.
0x1 = Timer A Time-Out Event ADC trigger is enabled.