![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 760](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578760.webp)
ADC Registers
760
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Analog-to-Digital Converter (ADC)
10.5.23 ADCSSMUX1 and ADCSSMUX2 Registers [reset = 0x0]
ADC Sample Sequence Input Multiplexer Select 1 (ADCSSMUX1), offset 0x060
ADC Sample Sequence Input Multiplexer Select 2 (ADCSSMUX2), offset 0x080
This register, along with the ADCSSEMUX1 or ADCSSEMUX2 register, defines the analog input
configuration for each sample in a sequence executed with Sample Sequencer 1 or 2. If the corresponding
EMUXn bit in the ADCSSEMUX1 or ADCSSEMUX2 register is set, the MUXn field in this register selects
from AIN[23:16]. When the corresponding EMUXn bit is clear, the MUXn field selects from AIN[15:0].
These registers are 16 bits wide and contain information for four possible samples. See the ADCSSMUX0
register on
for detailed bit descriptions. The ADCSSMUX1 register affects Sample
Sequencer 1 and the ADCSSMUX2 register affects Sample Sequencer 2.
NOTE:
Channels AIN[31:24] do not exist on this microcontroller. Configuring MUXn to be 0x8 to 0xF
when the corresponding EMUXn bit is set results in undefined behavior.
ADCSSMUXn is shown in
and described in
Return to
Figure 10-37. ADCSSMUXn Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
MUX3
MUX2
MUX1
MUX0
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 10-31. ADCSSMUXn Register Field Descriptions
Bit
Field
Type
Reset
Description
31-16
RESERVED
R
0x0
15-12
MUX3
R/W
0x0
4th Sample Input Select
11-8
MUX2
R/W
0x0
3rd Sample Input Select
7-4
MUX1
R/W
0x0
2nd Sample Input Select
3-0
MUX0
R/W
0x0
1st Sample Input Select