LCD Registers
1425
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
LCD Controller
20.7.22 LCDRISSET Register (Offset = 0x58) [reset = 0x0]
LCD Interrupt Raw Status and Set Register (LCDRISSET)
This register contains the raw interrupt status. In addition to providing the Raw Interrupt Status on a read,
a 1 to a bit will set the associated interrupt.
LCDRISSET is shown in
and described in
.
Return to
Figure 20-37. LCDRISSET Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
EOF1
EOF0
R-0x0
R/W-0x0
R/W-0x0
7
6
5
4
3
2
1
0
RESERVED
PALLOAD
FIFOU
RESERVED
ACBS
SYNCS
RRASTRDONE
DONE
R-0x0
R/W-0x0
R/W-0x0
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 20-31. LCDRISSET Register Field Descriptions
Bit
Field
Type
Reset
Description
31-10
RESERVED
R
0x0
9
EOF1
R/W
0x0
DMA End-of-Frame 1 Raw Interrupt Status and Set. Writing 1 will set
status. Writing 0 has no effect. Read indicates raw status
0x0 = Inactive
0x1 = Active
8
EOF0
R/W
0x0
DMA End-of-Frame 0 Raw Interrupt Status and Set. Writing 1 will set
status. Writing 0 has no effect. Read indicates raw status
0x0 = Inactive
0x1 = Active
7
RESERVED
R
0x0
6
PALLOAD
R/W
0x0
DMA Palette Loaded Raw Interrupt Status and Set. Writing 1 will set
status. Writing 0 has no effect. Read indicates raw status
0x0 = Inactive
0x1 = Active
5
FIFOU
R/W
0x0
DMA FIFO Underflow Raw Interrupt Status and Set. Indicates if LCD
dithering logic is not supplying data to the FIFO at a sufficient rate.
FIFO has completely emptied and data pin driver logic has
attempted to take added data from FIFO. Writing 1 will set status.
Writing 0 has no effect. Read indicates raw status
0x0 = Inactive
0x1 = Active
4
RESERVED
R
0x0
3
ACBS
R/W
0x0
AC Bias Count Raw Interrupt Status and Set. For Passive Matrix
Panels Only AC bias transition counter has decremented to zero,
indicating that the lcd_ac_o line has transitioned the number of times
which is specified by the ACBI control bit-field in the
LCDRASTRTIMn register. The counter is reloaded with the value in
ACBI but it is disabled until the user clears ABCS. Writing 1 will set
status. Writing 0 has no effect. Read indicates raw status
0x0 = Inactive
0x1 = Active