![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 1516](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781516.webp)
One-Wire Master Registers
1516
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
1-Wire Master Module
22.5.5 ONEWIREIM Register (Offset = 0x100) [reset = 0x0]
1-Wire Interrupt Mask (ONEWIREIM), offset 0x100
The 1-Wire Interrupt Mask (ONEWIREIM) register enables the interrupt triggers for the 1-Wire Module.
ONEWIREIM is shown in
and described in
.
Return to
Figure 22-11. ONEWIREIM Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
DMA
STUCK
NOATR
OPC
RST
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 22-9. ONEWIREIM Register Field Descriptions
Bit
Field
Type
Reset
Description
31-5
RESERVED
R
0x0
4
DMA
R/W
0x0
DMA Done Interrupt Mask.
0x0 = The DMA Done interrupt is suppressed and not sent to the
interrupt controller.
0x1 = The DMA done interrupt is sent to the interrupt controller when
the DMA bit in the ONEWIRERIS register is set.
3
STUCK
R/W
0x0
Stuck Status Interrupt Mask. When unmasked, this interrupt
indicates a line-hold-low error is detected.
0x0 = The Stuck interrupt is suppressed and not sent to the interrupt
controller.
0x1 = The Stuck status interrupt is sent to the interrupt controller
when the STUCK bit in the ONEWIRERIS register is set.
2
NOATR
R/W
0x0
No Answer-to-Reset Interrupt Mask.
0x0 = The No Answer-to-Reset interrupt is suppressed and not sent
to the interrupt controller.
0x1 = The No Answer-to-Reset interrupt is sent to the interrupt
controller when the NOATR bit in the ONEWIRERIS register is set.
1
OPC
R/W
0x0
Operation Complete Interrupt Mask. If this bit is set to a 1, an
interrupt is sent when a write, read, or write/read completes. If a read
or read/write transfer has occurred then the read data is ready to be
accessed when this bit is set in the ONEWIRERIS register.
0x0 = The operation complete interrupt is suppressed and not sent
to the interrupt controller.
0x1 = The operation complete interrupt is sent to the interrupt
controller when the OPC bit in the ONEWIRERIS register is set.
0
RST
R/W
0x0
Reset Interrupt Mask.
0x0 = The reset interrupt is suppressed and not sent to the interrupt
controller.
0x1 = The reset interrupt is sent to the interrupt controller when the
RST bit in the ONEWIRERIS register is set.