I
N
TDI
1
st
GPIO
TDO
O
U
T
O
E
I
N
m
th
GPIO
O
U
T
O
E
I
N
(m+1)
th
GPIO
O
U
T
O
E
I
N
GPIO n
th
O
U
T
O
E
Register Descriptions
193
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
JTAG Interface
Figure 3-5. Boundary Scan Register Format
3.5.2.4
APACC Data Register
The format for the 35-bit APACC Data Register defined by Arm is described in the Arm Debug Interface
V5 Architecture Specification.
3.5.2.5
DPACC Data Register
The format for the 35-bit DPACC Data Register defined by Arm is described in the Arm Debug Interface
V5 Architecture Specification.
3.5.2.6
ABORT Data Register
The format for the 35-bit ABORT Data Register defined by Arm is described in the Arm Debug Interface
V5 Architecture Specification.