3
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Contents
1.11
µCRC Module
.............................................................................................................
1.11.1
Functional Description
.........................................................................................
1.11.2
CRC Polynomials
...............................................................................................
1.11.3
CRC Calculation Procedure
...................................................................................
1.11.4
CRC Calculation For Data Stored In Secure Memory
.....................................................
1.12
Inter Processor Communications (IPC)
................................................................................
1.12.1
MSGRAMs
.......................................................................................................
1.12.2
IPC Flags and Interrupts
.......................................................................................
1.12.3
MTOCIPC Communication
...................................................................................
1.12.4
CTOMIPC Communication
....................................................................................
1.12.5
Examples for Software IPC Procedure
......................................................................
1.12.6
IPC Message Registers
........................................................................................
1.12.7
Flash Pump Semaphore
.......................................................................................
1.12.8
Clock Configuration Semaphore
..............................................................................
1.12.9
Free Running Counter
.........................................................................................
1.13
System Control Registers
................................................................................................
1.13.1
System Control, Configuration Register Map
...............................................................
1.13.2
Device Identification and Device Configuration
.............................................................
1.13.3
Reset Control and Status Registers
..........................................................................
1.13.4
WIRMODE Registers
...........................................................................................
1.13.5
Exception and Interrupts
.......................................................................................
1.13.6
Safety Control Registers
.......................................................................................
1.13.7
Clocking Control Registers
....................................................................................
1.13.8
Master Subsystem Code Security Module (CSM) Registers
..............................................
1.13.9
Control Subsystem Code Security Module (CSM) Registers
.............................................
1.13.10
µCRC Register Description
..................................................................................
1.13.11
Master Subsystem IPC Registers
...........................................................................
1.13.12
Control Subsystem IPC Registers
..........................................................................
1.13.13
Master and Control Subsystem IPC Registers
............................................................
2
M3 General-Purpose Timers
...............................................................................................
2.1
GPTM Features
...........................................................................................................
2.2
Block Diagram
.............................................................................................................
2.3
Functional Description
....................................................................................................
2.3.1
GPTM Reset Conditions
........................................................................................
2.3.2
Timer Modes
.....................................................................................................
2.3.3
DMA Operation
...................................................................................................
2.3.4
Accessing Concatenated Register Values
...................................................................
2.4
Initialization and Configuration
..........................................................................................
2.4.1
One-Shot/Periodic Timer Mode
................................................................................
2.4.2
Real-Time Clock (RTC) Mode
..................................................................................
2.4.3
Input Edge-Count Mode
.........................................................................................
2.4.4
Input Edge Timing Mode
........................................................................................
2.4.5
16-Bit PWM Mode
...............................................................................................
2.5
Register Map
..............................................................................................................
2.6
Register Descriptions
.....................................................................................................
2.6.1
GPTM Configuration (GPTMCFG) Register, offset 0x000
.................................................
2.6.2
GPTM Timer A Mode (GPTMTAMR) Register, offset 0x004
..............................................
2.6.3
GPTM Timer B Mode (GPTMTBMR) Register, offset 0x008
..............................................
2.6.4
GPTM Control (GPTMCTL) Register, offset 0x00C
.........................................................
2.6.5
GPTM Interrupt Mask (GPTMIMR) Register, offset 0x018
.................................................
2.6.6
GPTM Raw Interrupt Status (GPTMRIS) Register, offset 0x01C
.........................................
2.6.7
GPTM Masked Interrupt Status (GPTMMIS) Register, offset 0x020
......................................
2.6.8
GPTM Interrupt Clear (GPTMICR) Register, offset 0x024
.................................................