Analog-to-Digital Converter (ADC)
915
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Analog Subsystem
Figure 10-27. Interrupt Select 9 And 10 Register (INTSEL9N10) (Address Offset 0Ch)
15
8
Reserved
R-0
7
6
5
4
0
Reserved
INT9CONT
INT9E
INT9SEL
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 10-12. INTSELxNy Register Field Descriptions
Bit
Field
Value
Description
15
Reserved
0
Reserved
14
INTyCONT
ADCINTy Continuous Mode Enable
0
No further ADCINTy pulses are generated until ADCINTy flag (in ADCINTFLG register)
is cleared by user.
1
ADCINTy pulses are generated whenever an EOC pulse is generated irrespective if the
flag bit is cleared or not.
13
INTyE
ADCINTy Interrupt Enable
0
ADCINTy is disabled.
1
ADCINTy is enabled.
12-8
INTySEL
ADCINTy EOC Source Select
00h
EOC0 is trigger for ADCINTy
01h
EOC1 is trigger for ADCINTy
02h
EOC2 is trigger for ADCINTy
03h
EOC3 is trigger for ADCINTy
04h
EOC4 is trigger for ADCINTy
05h
EOC5 is trigger for ADCINTy
06h
EOC6 is trigger for ADCINTy
07h
EOC7 is trigger for ADCINTy
08h
EOC8 is trigger for ADCINTy
09h
EOC9 is trigger for ADCINTy
0Ah
EOC10 is trigger for ADCINTy
0Bh
EOC11 is trigger for ADCINTy
0Ch
EOC12 is trigger for ADCINTy
0Dh
EOC13 is trigger for ADCINTy
0Eh
EOC14 is trigger for ADCINTy
0Fh
EOC15 is trigger for ADCINTy
1xh
Invalid value.
7
Reserved
0
Reserved
6
INTxCONT
ADCINTx Continuous Mode Enable.
0
No further ADCINTx pulses are generated until ADCINTx flag (in ADCINTFLG register)
is cleared by user.
1
ADCINTx pulses are generated whenever an EOC pulse is generated irrespective if the
flag bit is cleared or not.
5
INTxE
ADCINTx Interrupt Enable
0
ADCINTx is disabled.
1
ADCINTx is enabled .