RAM Control Module Registers
519
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.3.11 C28x Lx RAM_INIT_DONE Register 1 (CLxRINITDONE1)
Figure 5-54. C28x Lx RAM_INIT_DONE Register 1 (CLxRINITDONE1)
31
8
Reserved
R-0
7
6
5
4
3
2
1
0
Reserved
RAMINITDONE
C3
Reserved
RAMINITDONE
C2
Reserved
RAMINITDONE
C1
Reserved
RAMINITDONE
C0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-63. C28x Lx RAM_INIT_DONE Register 1 (CLxRINITDONE1) Field Descriptions
Bit
Field
Value
Description
31-7
Reserved
Reserved
6
RAMINITDONEL
C3
RAM Initialization Process Status when RAMINIT is Set for C3 RAM Block
0
RAM initialization is not finished for C3 RAM block.
1
RAM initialization is done for C3 RAM block. C3 RAM can be accessed by M3 CPU.
This status bit gets cleared when the RAMINIT bit is set for C3 RAM block.
5
Reserved
Reserved
4
RAMINITDONEC
2
RAM Initialization Process Status when RAMINIT is Set for C2 RAM Block
RAM initialization is not finished for C2 RAM block.
0
RAM initialization is done for C2 RAM block. C2 RAM can be accessed by M3 CPU.
1
This status bit gets cleared when the RAMINIT bit is set for C2 RAM block.
3
Reserved
Reserved
2
RAMINITDONEC
1
RAM Initialization Process Status when RAMINIT is Set for C1 RAM Block
RAM initialization is not finished for C1 RAM block.
0
RAM initialization is done for C1 RAM block. C1 RAM can be accessed by M3 CPU.
1
This status bit gets cleared when the RAMINIT bit is set for C1 RAM block.
1
Reserved
Reserved
0
RAMINITDONEC
0
RAM Initialization Process Status when RAMINIT is Set for C0 RAM Block
RAM initialization is not finished for C0 RAM block.
0
RAM initialization is done for C0 RAM block. C0 RAM can be accessed by M3 CPU.
1
This status bit gets cleared when the RAMINIT bit is set for C0 RAM block.