M-Boot ROM Description
588
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
ROM Code and Peripheral Booting
Table 6-5. M-Boot ROM Boot Mode GPIO Assignments (continued)
M-Boot ROM
Boot Mode
Peripheral
Boot
Function
Name for pin
Direction
GPIO(s) used
Pin Mux Assignment
(boot mode 3)
CAN_TX
Output
PB5_GPIO13
5
0(default)
Master(default
)
Ethernet Boot
Mode
EMAC0
MII_TXD3
Output
PC4_GPIO68
3
0(default)
Master(default
)
(boot mode 4)
MII_TXD2
Output
PH3_GPIO51
9
0(default)
Master(default
)
MII_TXD1
Output
PH4_GPIO52
9
0(default)
Master(default
)
MII_TXD0
Output
PH5_GPIO53
9
0(default)
Master(default
)
MII_RXD3
Input
PF5_GPIO37
3
0(default)
Master(default
)
MII_RXD2
Input
PG0_GPIO40
Alternate
12
Master(default
)
MII_RXD1
Input
PG1_GPIO41
Alternate
12
Master(default
)
MII_RXD0
Input
PH1_GPIO49
Alternate
12
Master(default
)
MII_TXER
Output
PG7_GPIO47
3
0(default)
Master(default
)
MII_RXDV
Input
PG3_GPIO43
Alternate
12
Master(default
)
MII_MDIO
Bi-Directional
PE6_GPIO30
Alternate
12
Master(default
)
MII_TXEN
Output
PH6_GPIO54
Alternate
12
Master(default
)
MII_TXCK
Input
PH7_GPIO55
Alternate
12
Master(default
)
MII_RXER
Input
PJ0_GPIO56
3
0(default)
Master(default
)
MII_RXCK
Input
PJ2_GPIO58
Alternate
12
Master(default
)
MII_MDC
Output
PJ3_GPIO59
Alternate
12
Master(default
)
MII_COL
Input
PJ4_GPIO60
Alternate
12
Master(default
)
MII_CRS
Input
PJ5_GPIO61
Alternate
12
Master(default
)
MII_PHYINTR
n
Input
PJ6_GPIO62
Alternate
12
Master(default
)
MII_PHYRSTn Output
PJ7_GPIO63
Alternate
12
Master(default
)
Ethernet Boot
Mode
EMAC0
MII_TXD3
Output
PM1_GPIO89
Alternate
12
Master(default
)
(boot mode
12)
MII_TXD2
Output
PM2_GPIO90
Alternate
12
Master(default
)
MII_TXD1
Output
PM3_GPIO91
Alternate
12
Master(default
)
MII_TXD0
Output
PM4_GPIO92
Alternate
12
Master(default
)
MII_RXD3
Input
PL0_GPIO80
Alternate
12
Master(default
)
MII_RXD2
Input
PL1_GPIO81
Alternate
12
Master(default
)