C28 General-Purpose Input/Output (GPIO)
412
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Table 4-55. GPIO Port C MUX 1 (GPCMUX1) Register Field Descriptions (continued)
Bit
Field
Value
Description
11-10
GPIO69
Configure this pin as:
00
GPIO 69 - general purpose I/O 69 (default)
01
Reserved
10
Reserved
11
Reserved
9-8
GPIO68
Configure this pin as:
00
GPIO 68 - general purpose I/O 68 (default)
01
Reserved
10
Reserved
11
Reserved
7-6
GPIO67
Configure this pin as:
00
GPIO 67 - general purpose I/O 67 (default)
01
EQEP1I
10
EQEP2B
11
Reserved
5-4
GPIO66
Configure this pin as:
00
GPIO 66 - general purpose I/O 66 (default)
01
EQEP1S
10
EQEP2A
11
Reserved
3-2
GPIO65
Configure this pin as:
00
GPIO 65 - general purpose I/O 65 (default)
01
EQEP1B
10
EQEP2S
11
Reserved
1-0
GPIO64
Configure this pin as:
00
GPIO 64 - general purpose I/O 64 (default)
01
EQEP1A
10
EQEP2I
11
Reserved
4.2.7.6
GPIO Port C MUX 2 (GPCMUX2) Register
The GPIO Port C MUX 2 (GPCMUX2) register is shown and described in the figure and table below.