Register Descriptions
1542
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Inter-Integrated Circuit (I2C) Interface
22.6.5 I2C Master Interrupt Mask (I2CMIMR), offset 0x010
The I2C Master Interrupt Mask (I2CMIMR) register controls whether a raw interrupt is promoted to a
controller interrupt. It is shown and described in the figure and table below.
Figure 22-19. I2C Master Interrupt Mask (I2CMIMR) Register
31
1
0
Reserved
IM
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 22-9. I2C Master Interrupt Mask (I2CMIMR) Register Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
IM
Interrupt Mask
0
The RIS interrupt is suppressed and not sent to the interrupt controller.
1
The master interrupt is sent to the interrupt controller when the RIS bit in the I2CMRIS register is
set.
22.6.6 I2C Master Raw Interrupt Status (I2CMRIS), offset 0x014
The I2C Master Raw Interrupt Status (I2CMRIS) register specifies whether an interrupt is pending. It is
shown and described in the figure and table below.
Figure 22-20. I2C Master Raw Interrupt Status (I2CMRIS) Register
31
1
0
Reserved
RIS
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 22-10. I2C Master Raw Interrupt Status (I2CMRIS) Register Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
Reserved
0
RIS
Raw Interrupt Status. This bit is cleared by writing a 1 to the IC bit in the I2CMICR register.
0
No interrupt.
1
A master interrupt is pending.