System Control Registers
278
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-176. M3 to C28 IPC Set (MTOCIPCSET) Field Descriptions (continued)
Bit
Field
Value
Description
22
IPC23
0
MTOCIPCSET Flag 23. M3 to C28 core IPC flag 23 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
21
IPC22
0
MTOCIPCSET Flag 22. M3 to C28 core IPC flag 22 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
20
IPC21
0
MTOCIPCSET Flag 21. M3 to C28 core IPC flag 21 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
19
IPC20
0
MTOCIPCSET Flag 20. M3 to C28 core IPC flag 20 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
18
IPC19
0
MTOCIPCSET Flag 19. M3 to C28 core IPC flag 19 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
17
IPC18
0
MTOCIPCSET Flag 18. M3 to C28 core IPC flag 18 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
16
IPC17
0
MTOCIPCSET Flag 17. M3 to C28 core IPC flag 17 set. If a bit is set by writing a ‘'1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
15
IPC16
0
MTOCIPCSET Flag 16. M3 to C28 core IPC flag 16 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
14
IPC15
0
MTOCIPCSET Flag 15. M3 to C28 core IPC flag 15 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
13
IPC14
0
MTOCIPCSET Flag 14. M3 to C28 core IPC flag 14 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
12
IPC13
0
MTOCIPCSET Flag 13. M3 to C28 core IPC flag 13 set. If a bit is set by writing a ‘'1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
11
IPC12
0
MTOCIPCSET Flag 12. M3 to C28 core IPC flag 12 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
10
IPC11
0
MTOCIPCSET Flag 11. M3 to C28 core IPC flag 11 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
9
IPC10
0
MTOCIPCSET Flag 10. M3 to C28 core IPC flag 10 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
8
IPC9
0
MTOCIPCSET Flag 9. M3 to C28 core IPC flag 9 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
7
IPC8
0
MTOCIPCSET Flag 8. M3 to C28 core IPC flag 8 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
6
IPC7
0
MTOCIPCSET Flag 7. M3 to C28 core IPC flag 7 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
5
IPC6
0
MTOCIPCSET Flag 6. M3 to C28 core IPC flag 6 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
4
IPC5
0
MTOCIPCSET Flag 5. M3 to C28 core IPC flag 5 set. If a bit is set by writing a '1' then the
corresponding bit in MTOCIPCFLG is set. The status of this bit is not readable in this register – it is
readable in the MTOCIPCFLG and STS registers.
3
IPC4
0
MTOCIPCSET Interrupt 4. M3 to C28 IPC interrupt 4 request set. If this bit is set by writing a '1'
then MTOCINT1 is raised to the C28 PIE. The status of this bit is not readable in this register – it is
readable in the corresponding bit in the MTOCIPCFLG and STS registers.