44
SPRUHE8E – October 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
17-3.
SDRAM Normal Read Cycle
...........................................................................................
17-4.
SDRAM Write Cycle
....................................................................................................
17-5.
iRDY Access Stalls
......................................................................................................
17-6.
iRDY Signal Connection
................................................................................................
17-7.
Example Schematic for Muxed Host-Bus 16 Mode
.................................................................
17-8.
Host-Bus Read Cycle, MODE = 0x1, WRHIGH = 0, RDHIGH = 0, ALEHIGH = 1
.............................
17-9.
Host-Bus Write Cycle, MODE = 0x1, WRHIGH = 0, RDHIGH = 0, ALEHIGH = 1
.............................
17-10. Host-Bus Write Cycle with Multiplexed Address and Data, MODE = 0x0, WRHIGH = 0, RDHIGH = 0,
ALEHIGH = 1
............................................................................................................
17-11. Host-Bus Write Cycle with Multiplexed Address and Data and ALE with Dual or Quad CS
..................
17-12. Continuous Read Mode Accesses
....................................................................................
17-13. Write Followed by Read to External FIFO
...........................................................................
17-14. Two-Entry FIFO
..........................................................................................................
17-15. Single-Cycle Write Access, FRM50 = 0, FRMCNT = 0, WR2CYC = 0
..........................................
17-16. Two-Cycle Read, Write Accesses, FRM50 = 0, FRMCNT = 0, RD2CYC = 1, WR2CYC = 1
.................
17-17. Read Accesses, FRM50 = 0, FRMCNT = 0, RD2CYC = 1
........................................................
17-18. FRAME Signal Operation, FRM50 = 0 and FRMCNT = 0
.........................................................
17-19. FRAME Signal Operation, FRM50 = 0 and FRMCNT = 1
.........................................................
17-20. FRAME Signal Operation, FRM50 = 0 and FRMCNT = 2
.........................................................
17-21. FRAME Signal Operation, FRM50 = 1 and FRMCNT = 0
.........................................................
17-22. FRAME Signal Operation, FRM50 = 1 and FRMCNT = 1
.........................................................
17-23. FRAME Signal Operation, FRM50 = 1 and FRMCNT = 2
.........................................................
17-24. iRDY Signal Operation, FRM50 = 0, FRMCNT = 0, and RD2CYC = 1
..........................................
17-25. EPI Clock Operation, CLKGATE = 1, WR2CYC = 0
...............................................................
17-26. EPI Clock Operation, CLKGATE = 1, WR2CYC = 1
...............................................................
17-27. C28x Master and Control Subsystem Access to EPI
...............................................................
17-28. EPI Configuration Register (EPICFG) [offset 0x000]
...............................................................
17-29. EPI Main Baud Rate (EPIBAUD) Register [offset 0x004]
..........................................................
17-30. EPI Main Baud Rate (EPIBAUD2) Register [offset 0x008]
........................................................
17-31. EPI SDRAM Configuration (EPISDRAMCFG) Register [offset 0x010]
...........................................
17-32. EPI Host-Bus 8 Configuration (EPIHB8CFG) Register [offset 0x010]
............................................
17-33. EPI Host-Bus 16 Configuration (EPIHB16CFG) Register [offset 0x010]
.........................................
17-34. EPI General-Purpose Configuration (EPIGPCFG) Register [offset 0x010]
......................................
17-35. EPI Host-Bus 8 Configuration 2 (EPIHB8CFG2) Register [offset 0x014]
........................................
17-36. EPI Host-Bus 16 Configuration 2 (EPIHB16CFG2) Register [offset 0x014]
.....................................
17-37. EPI General-Purpose Configuration 2 (EPIGPCFG2)Register [offset 0x014]
...................................
17-38. EPI Address Map (EPIADDRMAP) Register [offset 0x01C]
.......................................................
17-39. EPI Read Size 0 (EPIRSIZE0) Register [offset 0x020] and EPI Read Size 1 (EPIRSIZE1) Register [offset
0x030]
.....................................................................................................................
17-40. EPI Read Address 0 (EPIRADDR0) Register [offset 0x024] and EPI Read Address 1 (EPIRADDR1)
Register [offset 0x034]
..................................................................................................
17-41. EPI Non-Blocking Read Data 0 (EPIRPSTD0) Register [offset 0x028] and EPI Non-Blocking Read Data
1 (EPIRPSTD1) Register [offset 0x038]
..............................................................................
17-42. EPI Status (EPISTAT) Register [offset 0x060]
......................................................................
17-43. EPI Read FIFO Count (EPIRFIFOCNT) Register [offset 0x06C]
.................................................
17-44. EPI Read FIFO (EPIREADFIFO) Register [offset 0x070] and EPI Read FIFO Alias 1-7 (EPIREADFIFO1-
7) Registers [offset 0x074 - 0x08C]
...................................................................................
17-45. EPI FIFO Level Selects (EPIFIFOLVL) Register [offset 0x200]
...................................................
17-46. EPI Write FIFO Count (EPIWFIFOCNT) Register [offset 0x204]
.................................................
17-47. EPI DMA Transmit Count (EPIDMATXCNT) Register [offset 0x208]
............................................